A hybrid approach to nanoelectronics

被引:34
作者
Cerofolini, GF
Arena, G
Camalleri, CM
Galati, C
Reina, S
Renna, L
Mascolo, D
机构
[1] STMicroelect, I-95100 Catania, Italy
[2] STMicroelect, I-80022 Arzano, Italy
关键词
D O I
10.1088/0957-4484/16/8/007
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The definition of features on the nanometre length scale (NLS) is impossible via conventional lithography, but can be done using extreme ultraviolet, synchrotron-radiation, or electron beam lithography. However, since these techniques are very expensive and still in their infancy, their exploitation in integrated circuit (IC) processing is still highly putative. Geometries on the NLS can however be produced with relative ease using the spacer patterning technique, i.e. transforming vertical features (like film thickness) in the vicinity of a step of a sacrificial layer into horizontal features. The ultimate length that can be produced in this way is controlled by the steepness of the step defining the sacrificial layer, the uniformity of the deposited or grown films, and the anisotropy of its etching. While useful for the preparation of a few devices with special needs, the above trick does not allow by itself the development of a nanotechnology where each layer useful for defining the circuit should be on the NLS and aligned on the underlying geometries with tolerances on the NLS. Setting up such a nanotechnology is a major problem which will involve the IC industry in the post-Roadmap era. Irrespective of the detailed structure of the basic constituents (molecules, supramolecular structures, clusters, etc), ICs with nanoscopic active elements can hardly be prepared without the ability to produce arrays of conductive strips with pitch on the NLS. This work is devoted to describing a scheme (essentially based on the existing microelectronic technology) for their production without the use of advanced lithography and how it can be arranged to host molecular devices.
引用
收藏
页码:1040 / 1047
页数:8
相关论文
共 48 条
  • [21] Electronically configurable molecular-based logic gates
    Collier, CP
    Wong, EW
    Belohradsky, M
    Raymo, FM
    Stoddart, JF
    Kuekes, PJ
    Williams, RS
    Heath, JR
    [J]. SCIENCE, 1999, 285 (5426) : 391 - 394
  • [22] COTTON FA, 1988, ADV INORG CHEM, P1255
  • [23] Array-based architecture for FET-based, nanoscale electronics
    DeHon, A
    [J]. IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2003, 2 (01) : 23 - 32
  • [24] GENERATION OF LESS-THAN-50 NM PERIOD GRATINGS USING EDGE DEFINED TECHNIQUES
    FLANDERS, DC
    EFREMOW, NN
    [J]. JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1983, 1 (04): : 1105 - 1108
  • [25] GARNER CM, 2004, TECHNOLOGY CHALLENGE
  • [26] HILLERINGMANN U, 1999, P 25 ANN C IEEE, V1, P56
  • [27] Structure and bonding of ordered organic monolayers of 1,5-cyclooctadiene on the silicon(001) surface
    Hovis, JS
    Hamers, RJ
    [J]. JOURNAL OF PHYSICAL CHEMISTRY B, 1997, 101 (46): : 9581 - 9585
  • [28] Hunter W. R., 1981, IEEE Electron Device Letters, VEDL-2, P4, DOI 10.1109/EDL.1981.25319
  • [29] Extending the road beyond CMOS
    Hutchby, JA
    Bourianoff, GI
    Zhirnov, VV
    Brewer, JE
    [J]. IEEE CIRCUITS & DEVICES, 2002, 18 (02): : 28 - 41
  • [30] Vapor-phase adsorption kinetics of 1-decene on H-terminated Si(100)
    Kosuri, MR
    Gerung, H
    Li, QM
    Han, SM
    Bunker, BC
    Mayer, TM
    [J]. LANGMUIR, 2003, 19 (22) : 9315 - 9320