An improved NbN integrated circuit process featuring thick NbN ground plane and lower parasitic circuit inductances

被引:24
作者
Kerber, GL
Abelson, LA
Elmadjian, RN
Hanaya, G
Ladizinsky, EG
机构
[1] TRW
关键词
D O I
10.1109/77.621781
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We report on the development of a 10 K, NbN superconductive integrated circuit (IC) technology that utilizes an improved SiO2 interlevel dielectric (ILD) deposition process and a thick NbN ground plane layer to reduce parasitic circuit inductances, The ILD process uses a novel low frequency (40 kHz) substrate bias during spotter deposition of SiO2, which produces very smooth oxide films having a roughness less than 0.1 nm (rms) as measured by atomic force microscopy (AFM). Bias-sputtered SiO2 is used to planarize and to smooth the surface of the NbN ground plane layer in preparation for fabrication of NbN/MgO/NbN tunnel junctions. High current density tunnel junctions ranging from 1000 A/cm(2) to 5000 A/cm(2), fabricated over NbN ground planes up to 1 mu m thick, exhibit low subgap leakage (V-m similar to 15 mV at 10 K) and high sumgap voltage (V-g = 4.4 mV at 10 K). Typical wiring inductance over ground plane has been reduced by, 25% compared to our present NbN foundry process.
引用
收藏
页码:2638 / 2643
页数:6
相关论文
共 14 条
[1]  
ABELSON LA, 1993, ISEC 93 EXT ABSTR, P270
[2]   EVOLUTION OF WELL-DEFINED SURFACE CONTOUR SUBMITTED TO ION-BOMBARDMENT - COMPUTER-SIMULATION AND EXPERIMENTAL INVESTIGATION [J].
DUCOMMUN, JP ;
CANTAGREL, M ;
MOULIN, M .
JOURNAL OF MATERIALS SCIENCE, 1975, 10 (01) :52-62
[3]   HIGH-SPEED JOSEPHSON INTEGRATED-CIRCUIT TECHNOLOGY [J].
HASUO, S .
IEEE TRANSACTIONS ON MAGNETICS, 1989, 25 (02) :740-749
[4]   AN ALL REFRACTORY NBN JOSEPHSON JUNCTION MEDIUM SCALE INTEGRATED-CIRCUIT PROCESS [J].
KERBER, GL ;
COOPER, JE ;
FRY, HW ;
KING, GR ;
MORRIS, RS ;
SPARGO, JW ;
TOTH, AG .
JOURNAL OF APPLIED PHYSICS, 1990, 68 (09) :4853-4860
[5]  
LEUNG M, 1996, COMMUNICATION JUN
[7]   METAL EDGE COVERAGE AND CONTROL OF CHARGE ACCUMULATION IN RF SPUTTERED INSULATORS [J].
LOGAN, JS ;
MADDOCKS, FS ;
DAVIDSE, PD .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1970, 14 (02) :182-&
[8]  
MAISSEL LI, 1978, IBM J RES DEV, V14, P176
[9]   RADIO-FREQUENCY MAGNETRON SPUTTERING OF RADIO-FREQUENCY BIASED QUARTZ ON A SCANNING PALLET [J].
MUMTAZ, A ;
DRAPKIN, I ;
MATHEW, R .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A-VACUUM SURFACES AND FILMS, 1984, 2 (02) :237-240
[10]   MULTICHIP PACKAGING FOR HIGH-SPEED SUPERCONDUCTING CIRCUITS [J].
SANDELL, RD ;
AKERLING, G ;
SMITH, AD .
IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1995, 5 (02) :3160-3163