High-voltage power delivery through charge recycling

被引:49
作者
Rajapandian, Saravanan
Shepard, Kenneth L.
Hazucha, Peter
Karnik, Tanay
机构
[1] Columbia Univ, Dept Elect Engn, Columbia Integrated Syst Lab, New York, NY 10027 USA
[2] Intel Corp, Hillsboro, CA 95616 USA
基金
美国国家科学基金会;
关键词
DC-DC conversion; power delivery; power management;
D O I
10.1109/JSSC.2006.874314
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we describe a technique for delivering power to a digital integrated circuit at high voltages, reducing current demands and easing requirements on power-ground network impedances. The design approach consists of stacking CMOS logic domains to operate from a voltage supply that is a multiple of the nominal supply voltage. DC-DC downconversion is performed using charge recycling without the need for explicit downconverters. Experimental results are presented for the prototype system in a 0.18-mu m CMOS technology operating at both 3.6 V and 5.4 V. Peak energy efficiencies as high as 93% are demonstrated at 3.6 V.
引用
收藏
页码:1400 / 1410
页数:11
相关论文
共 13 条
[1]  
Carley L. R., 1999, Proceedings. 1999 International Symposium on Low Power Electronics and Design (Cat. No.99TH8477), P109, DOI 10.1109/LPE.1999.799423
[2]   An on-chip 96.5% current efficiency CMOS linear regulator using a flexible control technique of output current [J].
Endoh, T ;
Sunaga, K ;
Sakuraba, H ;
Masuoka, F .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (01) :34-39
[3]  
Gardner D, 2001, IEEE INT INTERC TECH, P101, DOI 10.1109/IITC.2001.930029
[4]   Area-efficient linear regulator with ultra-fast load regulation [J].
Hazucha, P ;
Karnik, T ;
Bloechel, BA ;
Parsons, C ;
Finan, D ;
Borkar, S .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (04) :933-940
[5]   On-chip voltage down converter for low-power digital system [J].
Jou, SJ ;
Chen, TS .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1998, 45 (05) :617-625
[6]   A CMOS LINE DRIVER WITH 80-DB LINEARITY FOR ISDN APPLICATIONS [J].
KHORRAMABADI, H .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) :539-544
[7]   A fully integrated on-chip dc-dc conversion and power management system [J].
Patounakis, G ;
Li, YW ;
Shepard, KL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (03) :443-451
[8]   Energy-efficient low-voltage operation of digital CMOS circuits through charge-recycling [J].
Rajapandian, S ;
Xu, Z ;
Shepard, KL .
2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, :330-333
[9]  
Rajapandian S., 2005, ISSCC, p298 , DOI DOI 10.1109/ISSCC.2005.1493987
[10]   Feasibility of monolithic and 3D-stacked DC-DC converters for microprocessors in 90nm technology generation [J].
Schrom, G ;
Hazucha, P ;
Hahn, JH ;
Kursun, V ;
Gardner, D ;
Narendra, S ;
Karnik, T ;
De, V .
ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, :263-268