A high-resolution CMOS time-to-digital converter utilizing a Vernier delay line

被引:498
作者
Dudek, P [1 ]
Szczepanski, S
Hatfield, JV
机构
[1] Univ Manchester, Inst Sci & Technol, Dept Elect Engn & Elect, Manchester M60 1QD, Lancs, England
[2] Gdansk Tech Univ, Fac Elect Telecommun & Informat, PL-80952 Gdansk, Poland
基金
英国工程与自然科学研究理事会;
关键词
delay-locked loop; time of flight; time-to-digital converter; Vernier delay line;
D O I
10.1109/4.823449
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a CMOS time-to-digital converter (TDC) integrated circuit utilizing tapped delay lines. A technique that allows the achievement of high resolution with low dead-time is presented. The technique is based on a Vernier delay line (VDL) used in conjunction with an asynchronous read-out circuitry. A delay-locked loop (DLL) is used to stabilize the resolution against process variations and ambient conditions. A test circuit fabricated in a standard 0.7-mu m digital CMOS process is presented, The TDC contains 128 delay stages and achieves 30-ps resolution, stabilized by the DLL, with the accuracy exceeding +/-1 LSB. Test results show that even higher resolutions can be achieved using the VDL method, and resolutions down to 5 ps are demonstrated to be obtainable.
引用
收藏
页码:240 / 247
页数:8
相关论文
共 12 条
[1]   AN INTEGRATED CMOS 0.15 NS DIGITAL TIMING GENERATOR FOR TDCS AND CLOCK DISTRIBUTION-SYSTEMS [J].
CHRISTIANSEN, J .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1995, 42 (04) :753-757
[2]  
Dudek P., 1997, P EUR 11 C WARS POL, P1341
[3]   A high resolution multihit time to digital converter integrated circuit [J].
Gorbics, MS ;
Kelly, J ;
Roberts, KM ;
Sumner, RL .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1997, 44 (03) :379-384
[4]   A SAMPLING TECHNIQUE AND ITS CMOS IMPLEMENTATION WITH 1 GB/S BANDWIDTH AND 25 PS RESOLUTION [J].
GRAY, CT ;
LIU, WT ;
VANNOIJE, WAM ;
HUGHES, TA ;
CAVIN, RK .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (03) :340-349
[6]   A 'when and where' charged-particle sensing system [J].
Hatfield, JV ;
Hicks, PJ ;
Goldfinch, J .
SENSORS AND ACTUATORS A-PHYSICAL, 1997, 61 (1-3) :356-360
[7]   A VARIABLE DELAY-LINE PLL FOR CPU - COPROCESSOR SYNCHRONIZATION [J].
JOHNSON, MG ;
HUDSON, EL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (05) :1218-1223
[8]  
LJUSLIN C, 1994, IEEE T NUCL SCI, V41, P104
[9]   MATCHING PROPERTIES OF MOS-TRANSISTORS [J].
PELGROM, MJM ;
DUINMAIJER, ACJ ;
WELBERS, APG .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (05) :1433-1440
[10]   THE USE OF STABILIZED CMOS DELAY-LINES FOR THE DIGITIZATION OF SHORT-TIME INTERVALS [J].
RAHKONEN, TE ;
KOSTAMOVAARA, JT .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (08) :887-894