Measurements and analyses of substrate noise waveform in mixed-signal IC environment

被引:62
作者
Nagata, M [1 ]
Nagai, J [1 ]
Morie, T [1 ]
Iwata, A [1 ]
机构
[1] Hiroshima Univ, Fac Engn, Higashihiroshima 7398527, Japan
关键词
mixed analog-digital integrated circuits; substrate coupling; substrate Noise measurements; signal integrity;
D O I
10.1109/43.848088
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A transition-controllable noise source is developed in a 0.4-mu m P-substrate N-well CMOS technology. This noise source can generate substrate noises with controlled transitions in size, interstage delay and direction for experimental studies on substrate noise properties in a mixed-signal integrated circuit environment. Substrate noise measurements of 100 ps, 100-mu V resolution are performed by indirect sensing that uses the threshold voltage shift in a latch comparator and by direct probing that uses a PMOS source follower. Measured waveforms indicate that peaks reflecting logic transition frequencies have a time constant that is more than ten times larger than the switching time. Analyses with equivalent circuits confirm that charge transfer between the entire parasitic capacitance in digital circuits and an external supply through parasitic impedance to supply/return paths dominates the process, and the resultant return bounce appears as the substrate noise.
引用
收藏
页码:671 / 678
页数:8
相关论文
共 13 条
[1]  
FUKUDA KM, 1996, IEEE J SOLID-ST CIRC, V31, P726
[2]   Modeling and analysis of substrate coupling in integrated circuits [J].
Gharpurey, R ;
Meyer, RG .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (03) :344-353
[3]   CHIP SUBSTRATE RESISTANCE MODELING TECHNIQUE FOR INTEGRATED-CIRCUIT DESIGN [J].
JOHNSON, TA ;
KNEPPER, RW ;
MARCELLO, V ;
WANG, W .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1984, 3 (02) :126-134
[4]  
MAYES MK, 1996, S VLSI CIRC JUN, P186
[5]  
MITRA S, 1995, PROCEEDINGS OF THE IEEE 1995 CUSTOM INTEGRATED CIRCUITS CONFERENCE, P129, DOI 10.1109/CICC.1995.518151
[6]  
Nagata M, 1999, IEICE T FUND ELECTR, VE82A, P271
[7]  
NAGATA M, 1997, S VLSI CIRC JUN, P37
[8]   ASYMPTOTIC WAVE-FORM EVALUATION FOR TIMING ANALYSIS [J].
PILLAGE, LT ;
ROHRER, RA .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1990, 9 (04) :352-366
[9]   ADDRESSING SUBSTRATE COUPLING IN MIXED-MODE ICS - SIMULATION AND POWER DISTRIBUTION SYNTHESIS [J].
STANISIC, BR ;
VERGHESE, NK ;
RUTENBAR, RA ;
CARLEY, LR ;
ALLSTOT, DJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (03) :226-238
[10]   EXPERIMENTAL RESULTS AND MODELING TECHNIQUES FOR SUBSTRATE NOISE IN MIXED-SIGNAL INTEGRATED-CIRCUITS [J].
SU, DK ;
LOINAZ, MJ ;
MASUI, S ;
WOOLEY, BA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (04) :420-430