Silicon CMOS devices beyond scaling

被引:304
作者
Haensch, W.
Nowak, E. J.
Dennard, R. H.
Solomon, P. M.
Bryant, A.
Dokumaci, O. H.
Kumar, A.
Wang, X.
Johnson, J. B.
Fischetti, M. V.
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
[2] IBM Corp, Syst & Technol Grp, Essex Jct, VT 05452 USA
[3] IBM Corp, Syst & Technol Grp, Fishkill, NY 12533 USA
[4] Univ Massachusetts, Dept Elect & Comp Engn, Amherst, MA 01003 USA
关键词
D O I
10.1147/rd.504.0339
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
To a large extent, scaling was not seriously challenged in the past. However, a closer look reveals that early signs of scaling limits were seen in high-performance devices in recent technology nodes. To obtain the projected performance gain of 30% per generation, device designers have been forced to relax the device subthreshold leakage continuously from one to several nA/mu m for the 250-nm node to hundreds of nA/mu m for the 65-nm node. Consequently, passive power density is now a significant portion of the power budget of a high-speed microprocessor. In this paper we discuss device and material options to improve device performance when conventional scaling is power-constrained. These options can be separated into three categories: improved short-channel behavior, improved current drive, and improved switching behavior. In the first category fall advanced dielectrics and multi-gate devices. The second category comprises mobility-enhancing measures through stress and substrate material alternatives. The third category focuses mainly on scaling of SOI body thickness to reduce capacitance. We do not provide details of the fabrication of these different device options or the manufacturing challenges that must be met. Rather, we discuss the fundamental scaling issues related to the various device options. We conclude with a brief discussion of the ultimate FET close to the fundamental silicon device limit.
引用
收藏
页码:339 / 361
页数:23
相关论文
共 66 条
[1]  
[Anonymous], IEDM DEC
[2]   GENERALIZED SCALING THEORY AND ITS APPLICATION TO A 1/4 MICROMETER MOSFET DESIGN [J].
BACCARANI, G ;
WORDEMAN, MR ;
DENNARD, RH .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1984, 31 (04) :452-462
[3]   A 65nm logic technology featuring 35nm gate lengths, enhanced channel strain, 8 Cu interconnect layers, low-k ILD and 0.57 μm2 SRAM cell [J].
Bai, P ;
Auth, C ;
Balakrishnan, S ;
Bost, M ;
Brain, R ;
Chikarmane, V ;
Heussner, R ;
Hussein, M ;
Hwang, J ;
Ingerly, D ;
James, R ;
Jeong, J ;
Kenyon, C ;
Lee, E ;
Lee, SH ;
Lindert, N ;
Liu, M ;
Ma, Z ;
Marieb, T ;
Murthy, A ;
Nagisetty, R ;
Natarajan, S ;
Neirynck, J ;
Ott, A ;
Parker, C ;
Sebastian, J ;
Shaheed, R ;
Sivakurnar, S ;
Steigerwald, J ;
Tyagi, S ;
Weber, C ;
Woolery, B ;
Yeoh, A ;
Zhang, K ;
Bohr, M .
IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, :657-660
[4]   The impact of intrinsic device fluctuations on CMOS SRAM cell stability [J].
Bhavnagarwala, AJ ;
Tang, XH ;
Meindl, JD .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (04) :658-665
[5]  
BREWS JR, 1981, APPLIED SOLID STAT A, V2, P1
[6]  
BURGER D, 2004, IEEE COMPUT, V37, P22
[7]   Performance comparison and channel length scaling of strained SiFETs on SiGe-on-insulator (SGOI) [J].
Cai, J ;
Rim, K ;
Bryant, A ;
Jenkins, K ;
Ouyang, C ;
Singh, D ;
Ren, Z ;
Lee, K ;
Yin, H ;
Hergenrother, J ;
Kanarsky, T ;
Kumar, A ;
Wang, X ;
Bedell, S ;
Reznicek, A ;
Hovel, H ;
Sadana, D ;
Uriarte, D ;
Mitchell, R ;
Ott, J ;
Mocuta, D ;
O'Neil, P ;
Mocuta, A ;
Leobandung, E ;
Miller, R ;
Haensch, W ;
Ieong, M .
IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, :165-168
[8]  
Chen CH, 2004, 2004 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, P56
[9]   Review of cooling technologies for computer products [J].
Chu, RC ;
Simons, RE ;
Ellsworth, MJ ;
Schmidt, RR ;
Cozzolino, V .
IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2004, 4 (04) :568-585
[10]   Scaling planar silicon devices [J].
Chuang, CT ;
Bernstein, K ;
Joshi, RV ;
Puri, R ;
Kim, K ;
Nowak, EJ ;
Ludwig, T ;
Aller, I .
IEEE CIRCUITS & DEVICES, 2004, 20 (01) :6-19