Overview and status of metal S/D Schottky-barrier MOSFET technology

被引:404
作者
Larson, JM [1 ]
Snyder, JP [1 ]
机构
[1] Spinnaker Semicond, Bloomington, MN 55425 USA
关键词
CMOSFETs; erbium silicide; metal source/drain (S/D); platinum silicide; Schottky barriers (SBs); short-channel MOSFET; transistors;
D O I
10.1109/TED.2006.871842
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the metal source/drain (S/D) Schottky-barrier (SB) MOSFET technology is reviewed. The technology offers several benefits that enable scaling to sub-30-nm gate lengths including extremely low parasitic S/D resistance (1% of the total device resistance), atomically abrupt junctions that enable the physical scaling of the device to sub-10-nm gate lengths, superior control of OFF-state leakage current due to the intrinsic Schottky potential barrier, and elimination of parasitic bipolar action. These and other benefits accrue using a low-thermal-budget CMOS manufacturing process requiring two fewer masks than conventional bulk CMOS. The SB-CMOS manufacturing process enables integration of critical new materials such as high-k gate insulators and strained silicon substrates. SB MOSFET technology state of the art is also reviewed, and shown to be focused on barrier-height-lowering techniques that use interfacial layers between the metal S/Ds and the channel region. SB-PMOS devices tend to have superior performance compared to NMOS, but NMOS performance has recently improved by using ytterbium silicide or by using hybrid structures that incorporate interfacial layers to lower the SB height.
引用
收藏
页码:1048 / 1058
页数:11
相关论文
共 61 条
[1]  
[Anonymous], INT TECHN ROADM SEM
[2]  
[Anonymous], 2003, INT TECHN ROADM SEM
[3]   CHARACTERISTICS OF P-TYPE PTSI SCHOTTKY DIODES UNDER REVERSE BIAS [J].
CHIN, VWL ;
STOREY, JWV ;
GREEN, MA .
JOURNAL OF APPLIED PHYSICS, 1990, 68 (08) :4127-4132
[4]  
Connell R.W., 1998, J INTERDISCIPLINARY, V3, P1
[5]   Optimizing Schottky S/D offset for 25-nm dual-gate CMOS performance [J].
Connelly, D ;
Faulkner, C ;
Grupp, DE .
IEEE ELECTRON DEVICE LETTERS, 2003, 24 (06) :411-413
[6]   Measurement of low Schottky barrier heights applied to metallic source/drain metal-oxide-semiconductor field effect transistors [J].
Dubois, E ;
Larrieu, G .
JOURNAL OF APPLIED PHYSICS, 2004, 96 (01) :729-737
[7]   High-speed Schottky-barrier pMOSFET with fT=280 GHz [J].
Fritze, M ;
Chen, CL ;
Calawa, S ;
Yost, D ;
Wheeter, B ;
Wyatt, P ;
Keast, CL ;
Snyder, J ;
Larson, J .
IEEE ELECTRON DEVICE LETTERS, 2004, 25 (04) :220-222
[8]  
FRITZE M, 2003, P SPIE OPT MICR, V16, P327
[9]   A computational study of thin-body, double-gate, Schottky barrier MOSFETs [J].
Guo, J ;
Lundstrom, MS .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (11) :1897-1902
[10]   A NEW TYPE OF TUNNEL-EFFECT TRANSISTOR EMPLOYING INTERNAL FIELD-EMISSION OF SCHOTTKY-BARRIER JUNCTION [J].
HATTORI, R ;
NAKAE, A ;
SHIRAFUJI, J .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 1992, 31 (10B) :L1467-L1469