Measurement of low Schottky barrier heights applied to metallic source/drain metal-oxide-semiconductor field effect transistors

被引:99
作者
Dubois, E [1 ]
Larrieu, G [1 ]
机构
[1] IEMN, ISEN, CNRS, UMR 8520, F-59652 Villeneuve Dascq, France
关键词
D O I
10.1063/1.1756215
中图分类号
O59 [应用物理学];
学科分类号
摘要
This article investigates the extraction of low Schottky barrier heights in the perspective of integration of metal-oxide-semiconductor field effect transistors (MOSFET) with a metallic source/drain. A test structure composed of two back-to-back junctions is proposed to characterize materials with a low Schottky barrier. To complete the proposed measurement setup, particular attention is placed on a Schottky transport model that continuously combines thermionic emission, field emission, and barrier lowering due to image charge. In the case of platinum silicide (PtSi) contact, it is shown that Arrhenius plots can be accurately reproduced over a wide range of temperature and applied bias. A consolidation of the measurement strategy and of the associated transport model is also performed through measurements and simulations on a long channel p-type Schottky barrier silicon-on-insulator MOSFET with PtSi source/drain. A excellent agreement between simulated and experimental current-voltage characteristics is obtained for a zero-field barrier height of 0.14 eV consistent with the value (0.145 eV) that best fits the Arrhenius plot measured on test structures. The corresponding bias-dependent effective barrier height in the 0.11-0.12 eV range is therefore confirmed at the device level. (C) 2004 American Institute of Physics.
引用
收藏
页码:729 / 737
页数:9
相关论文
共 25 条
[1]   Performance advantage of Schottky source/drain in ultrathin-body silicon-on-insulator and dual-gate CMOS [J].
Connelly, D ;
Faulkner, C ;
Grupp, DE .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (05) :1340-1345
[2]   Optimizing Schottky S/D offset for 25-nm dual-gate CMOS performance [J].
Connelly, D ;
Faulkner, C ;
Grupp, DE .
IEEE ELECTRON DEVICE LETTERS, 2003, 24 (06) :411-413
[3]   NORMALIZED THERMIONIC-FIELD (T-F) EMISSION IN METAL-SEMICONDUCTOR (SCHOTTKY) BARRIERS [J].
CROWELL, CR ;
RIDEOUT, VL .
SOLID-STATE ELECTRONICS, 1969, 12 (02) :89-&
[4]   Low Schottky barrier source/drain for advanced MOS architecture: device design and material considerations [J].
Dubois, E ;
Larrieu, G .
SOLID-STATE ELECTRONICS, 2002, 46 (07) :997-1004
[5]  
DUBOIS E, 2003, 3 SODAMOS ANN REPORT
[6]   A 25-nm-long channel metal-gate p-type Schottky source/drain metal-oxide-semiconductor field effect transistor on separation-by-implanted-oxygen substrate [J].
Itoh, A ;
Saitoh, M ;
Asada, M .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2000, 39 (08) :4757-4758
[7]   TUNABLE, LONG-WAVELENGTH PTSI/SIGE/SI SCHOTTKY DIODE INFRARED DETECTORS [J].
JIMENEZ, JR ;
XIAO, X ;
STURM, JC ;
PELLEGRINI, PW .
APPLIED PHYSICS LETTERS, 1995, 67 (04) :506-508
[8]   Complementary silicide source/drain thin-body MOSFETs for the 20nm gate length regime [J].
Kedzierski, J ;
Xuan, PQ ;
Anderson, EH ;
Bokor, J ;
King, TJ ;
Hu, CM .
INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, :57-60
[9]   A 20 nm gate-length ultra-thin body p-MOSFET with silicide source/drain [J].
Kedzierski, J ;
Xuan, PQ ;
Subramanian, V ;
Bokor, J ;
King, TJ ;
Hu, CM ;
Anderson, E .
SUPERLATTICES AND MICROSTRUCTURES, 2000, 28 (5-6) :445-452
[10]   CORRELATION BETWEEN SCHOTTKY-BARRIER HEIGHT AND THE HEAT OF FORMATION OF TRANSITION-METAL SILICIDES [J].
KIKUCHI, A .
JOURNAL OF APPLIED PHYSICS, 1993, 74 (05) :3270-3272