A new reliability model for post-cycling charge retention of Flash memories

被引:83
作者
Belgal, HP [1 ]
Righos, N [1 ]
Kalastirsky, I [1 ]
Peterson, JJ [1 ]
Shiner, R [1 ]
Mielke, N [1 ]
机构
[1] Intel Corp, Folsom, CA 95630 USA
来源
40TH ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM | 2002年
关键词
D O I
10.1109/RELPHY.2002.996604
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A well-known effect in Flash memories is stress-induced leakage in a small fraction of memory cells after program/erase cycling. This paper presents a comprehensive statistical reliability model with an excellent fit to data collected on several technology generations in multi-year bakes. The leakage current is exponential in voltage and has a low but nonzero activation energy. The statistical variation is Weibull. The fraction of cells affected scales as a power law in cycle count, with significant dependence on the vertical and horizontal electric fields in cycling but little on the cycling temperature. A single model equation comprehends all of these effects. The mechanism anneals or recovers at moderate temperatures in a manner sensitive to processing details, which are discussed. A new technique is introduced to deduce the number of traps involved in the trap-assisted-tunneling (percolation) paths by correlating the effect to oxide trap density using cycling-induced erase-time push-out. The results suggest that the percolation paths consist of only a small number of traps, most likely two. Contrary to predictions that this mechanism is a hard barrier to scaling of Flash memory, we show that it has been possible to reduce the effect by several orders of magnitude over the course of several generations of technology scaling.
引用
收藏
页码:7 / 20
页数:14
相关论文
共 51 条
[41]  
SCARPA A, 2000, FAST BIT LTD LIFETIM, P24
[42]   Physical and predictive models of ultra thin oxide reliability in CMOS devices and circuits [J].
Stathis, JH .
39TH ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM 2001, 2001, :132-149
[43]   Experimental evidence of inelastic tunneling and new I-V model for stress-induced leakage current [J].
Takagi, S ;
Yasuda, N ;
Toriumi, A .
IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, :323-326
[44]  
WATANABE H, 1994, 1994 SYMPOSIUM ON VLSI TECHNOLOGY, P47, DOI 10.1109/VLSIT.1994.324384
[45]  
WATANABE H, 1996, P IEDM, P833
[46]  
WELLEKENS D, 2001, P NVSM WORKSH, P120
[47]  
Wu J., 2000, P INT REL PHYS S, P27
[48]  
Yamada R., 2000, 2000 IEEE International Reliability Physics Symposium Proceedings. 38th Annual (Cat. No.00CH37059), P65, DOI 10.1109/RELPHY.2000.843892
[49]   EFFECTS OF THERMAL NITRIDATION ON THE TRAPPING CHARACTERISTICS OF SIO2-FILMS [J].
YANKOVA, A ;
THANH, LD ;
BALK, P .
SOLID-STATE ELECTRONICS, 1987, 30 (09) :939-946
[50]  
Yugami J, 1997, 1997 SYMPOSIUM ON VLSI TECHNOLOGY, P115, DOI 10.1109/VLSIT.1997.623725