A burst-mode word-serial address-event link-II: Receiver design

被引:25
作者
Boahen, KA [1 ]
机构
[1] Univ Penn, Dept Bioengn, Philadelphia, PA 19104 USA
基金
美国国家科学基金会;
关键词
asynchronous logic synthesis; event-driven communication; neuromorphic systems; pipelining; pixel-level quantization; serial-to-parallel conversion;
D O I
10.1109/TCSI.2004.830702
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a receiver for a scalable multiple-access inter-chip link that communicates binary-activity between two-dimensional arrays fabricated in deep submicron CMOS. Recipients are identified by row and column addresses but these addresses are not communicated simultaneously. The row address is followed sequentially by a column address for each active cell in that row; this cuts pad count in half without sacrificing communication capacity. Column addresses are decoded as they are received but cells are not written individually. An entire burst is written to a row in parallel; this increases communication capacity with integration density. Rows are written one by one but bursts are not processed one at a time. The next burst is decoded while the last one is being written; this increases capacity further. We synthesized an asynchronous implementation by performing a series of program decompositions, starting from a high-level description. Links using this design have been implemented successfully in three generations of submicron CMOS technology.
引用
收藏
页码:1281 / 1291
页数:11
相关论文
共 25 条
[1]  
ABUSLAND A, 1996, P IEEE INT S CIRC SY, V3, P401
[2]   A burst-mode word-serial address-event link-I transmitter design [J].
Boahen, KA .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (07) :1269-1280
[3]   A burst-mode word-serial address-event Link-III: Analysis and test results [J].
Boahen, KA .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (07) :1292-1300
[4]  
Boahen KA, 1998, ANALOG CIRCUITS SIG, P229
[5]   The retinomorphic approach: Pixel-parallel adaptive amplification, filtering, and quantization [J].
Boahen, KA .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1997, 13 (1-2) :53-68
[6]   Point-to-point connectivity between neuromorphic chips using address events [J].
Boahen, KA .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (05) :416-434
[7]  
BOAHEN KA, 1996, P IEEE INT S CIRC SY, P14
[8]   A biomorphic digital image sensor [J].
Culurciello, E ;
Etienne-Cummings, R ;
Boahen, KA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (02) :281-294
[9]  
Deiss SR, 1998, PULSED NEURAL NETWORKS, P157
[10]   A VLSI architecture for modeling intersegmental coordination [J].
DeWeerth, SP ;
Patel, GN ;
Simoni, MF ;
Schimmel, DE ;
Calabrese, RL .
SEVENTEENTH CONFERENCE ON ADVANCED RESEARCH IN VLSI, PROCEEDINGS, 1997, :182-200