Charge-pump circuits: Power-consumption optimization

被引:159
作者
Palumbo, G [1 ]
Pappalardo, D
Gaibotti, M
机构
[1] Univ Catania, Dipartimento Elettr Eletron & Sistemist, I-95125 Catania, Italy
[2] MPG Grp, ST Microelect, I-95121 Catania, Italy
来源
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS | 2002年 / 49卷 / 11期
关键词
charge pump; integrated circuit (IC); power consumption; voltage multiplier;
D O I
10.1109/TCSI.2002.804544
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, an optimized strategy for designing charge pumps with minimum power consumption is presented. The approach allows designers to define the number of stages that, for a given input, and an output voltage, maximize power efficiency. Capacitor value is then set to provide the current capability required. This approach was analytically developed and validated through simulations and experimental measurements on 0.35-mum EEPROM CMOS technology. This approach was then compared with one which minimized the silicon area and it was shown that only a small increase in area is needed to minimize power consumption.
引用
收藏
页码:1535 / 1542
页数:8
相关论文
共 31 条
[1]  
[Anonymous], 1999, LOW VOLTAGE CMOS VLS
[2]   A 16-MB FLASH EEPROM WITH A NEW SELF-DATA-REFRESH SCHEME FOR A SECTOR ERASE OPERATION [J].
ATSUMI, S ;
KURIYAMA, M ;
UMEZAWA, A ;
BANBA, H ;
NARUKE, K ;
YAMADA, S ;
OHSHIMA, Y ;
OSHIKIRI, M ;
HIURA, Y ;
YAMANE, T ;
YOSHIKAWA, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (04) :461-469
[3]  
BELLAOUAR A, 1995, LOW POWER DIGITAL VL
[4]  
Cappelletti P., 1999, FLASH MEMORIES, VFirst
[5]   1.5-V HIGH-PERFORMANCE SC FILTERS IN BICMOS TECHNOLOGY [J].
CASTELLO, R ;
TOMASINI, L .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (07) :930-936
[6]  
CHANDRAKASAN A, 1995, LOW POWER DIGITAL CM
[7]   Embedded 5 V to 3.3 V voltage regulator for supplying digital IC's in 3.3 V CMOS technology [J].
den Besten, GW ;
Nauta, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (07) :956-962
[8]   DOUBLE AND TRIPLE CHARGE PUMP FOR POWER IC - DYNAMIC-MODELS WHICH TAKE PARASITIC EFFECTS INTO ACCOUNT [J].
DICATALDO, G ;
PALUMBO, G .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1993, 40 (02) :92-101
[9]   Design of an Nth order Dickson voltage multiplier [J].
DiCataldo, G ;
Palumbo, G .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1996, 43 (05) :414-418
[10]   ON-CHIP HIGH-VOLTAGE GENERATION IN MNOS INTEGRATED-CIRCUITS USING AN IMPROVED VOLTAGE MULTIPLIER TECHNIQUE [J].
DICKSON, JF .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1976, 11 (03) :374-378