Embedded DRAM design and architecture for the IBM 0.11-μm ASIC offering

被引:15
作者
Barth, JE [1 ]
Dreibelbis, JH [1 ]
Nelson, EA [1 ]
Anand, DL [1 ]
Pomichter, G [1 ]
Jakobson, P [1 ]
Nelms, MR [1 ]
Leach, J [1 ]
Belansek, GM [1 ]
机构
[1] IBM Corp, Microelect Div, Burlington Facil, Essex Jct, VT 05452 USA
关键词
D O I
10.1147/rd.466.0675
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an overview of the macro design, architecture, and built-in self-test (BIST) implementation as part of the IBM third-generation embedded dynamic random-access memory (DRAM) for the IBM Blue Logic(R) 0.11-mum application-specific integrated circuit (ASIC) design system (CU-11). Issues associated with embedding DRAM in an ASIC design are identified and addressed, including fundamental DRAM core function, user interface, test, and diagnosis. Macro operation and organization are detailed and contrasted with traditional DRAM designs. The use of BIST, a key enabler for embedded DRAM, is discussed while highlighting innovations required by the embedded DRAM.
引用
收藏
页码:675 / 689
页数:15
相关论文
共 13 条
[1]   On-chip versus off-chip test: An artificial dichotomy [J].
Aitken, RC .
INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, :1146-1146
[2]   A 576K 3.5-NS ACCESS BICMOS ECL STATIC RAM WITH ARRAY BUILT-IN SELF-TEST [J].
BONGES, HA ;
ADAMS, RD ;
ALLEN, AJ ;
FLAKER, R ;
GRAY, KS ;
HEDBERG, EL ;
HOLMAN, WT ;
LATTIMORE, GM ;
LAVALETTE, DA ;
NGUYEN, KYT ;
ROBERTS, AL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) :649-656
[3]   Integration of trench DRAM into a high-performance 0.18 μm logic technology with copper BEOL [J].
Crowder, S ;
Hannon, R ;
Ho, H ;
Sinitsky, D ;
Wu, S ;
Winstel, K ;
Khan, B ;
Stiffler, SR ;
Iyer, SS .
INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, :1017-1020
[4]  
Dennard Robert H., 1968, U.S. Patent, Patent No. 3387286
[5]   Processor-based built-in self-test for embedded DRAM [J].
Dreibelbis, J ;
Barth, J ;
Kalter, H ;
Kho, R .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (11) :1731-1740
[6]  
DREIBELBIS J, 1998, IEEE INT SOL STAT CI, P74
[7]  
DREIBELBIS J, 1997, P IEEE N ATL TEST WO, P19
[8]  
EICHELBERGER EB, 1978, J DES AUTOM FAULT, V2, P165
[9]   Embedded DRAM built in self test and methodology for test insertion [J].
Jakobsen, P ;
Dreibelbis, J ;
Pomichter, G ;
Anand, D ;
Barth, J ;
Nelms, M ;
Leach, J ;
Belansek, G .
INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, :975-984
[10]   How we test Siemens' Embedded DRAM Cores [J].
McConnell, R ;
Möller, U ;
Richter, D .
INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, :1120-1125