Monte Carlo simulations of high-performance implant free In0.3Ga0.7As nano-MOSFETs for low-power CMOS applications

被引:18
作者
Kalna, Karol [1 ]
Wilson, James A.
Moran, David A. J.
Hill, Richard J. W.
Long, Andrew R.
Droopad, Ravi
Passlack, Matthias
Thayne, Iain G.
Asenov, Asen
机构
[1] Univ Glasgow, Nanoelect Res Ctr, Glasgow G12 8LT, Lanark, Scotland
[2] Freescale Semicond Inc, Tempe, AZ 85284 USA
基金
英国工程与自然科学研究理事会;
关键词
InGaAs nano-MOSFETs; implant free; high performance; Monte Carlo simulation;
D O I
10.1109/TNANO.2006.888543
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The potential performance of implant free heterostructure In0.3Ga0.7As channel MOSFETs with gate lengths of 30, 20, and 15 nm is investigated using state-of-the-art Monte Carlo (MC) device simulations. The simulations are carefully calibrated against the electron mobility and sheet density measured on fabricated III-V MOSFET structures with a high-kappa dielectric. The MC simulations show that the 30 nm gate length implant free MOSFET can deliver a drive current of 2174 mu A/mu m at 0.7 V supply voltage. The drive current increases to 2542 mu A/mu m in the 20 nm gate length device, saturating at 2535 mu A/mu m in the 15 nm gate length one. When quantum confinement corrections are included into MC simulations, they have a negligible effect on the drive current in the 30 and 20 nm gate length transistors but lower the 15 nm gate length device drive current at 0.7 V supply voltage by 10%. When compared to equivalent Si based MOSFETs, the implant free heterostructure MOSFETs can deliver a very high performance at low supply voltage, making them suitable for low-power high-performance CMOS applications.
引用
收藏
页码:106 / 112
页数:7
相关论文
共 27 条
[1]  
[Anonymous], P 17 IND PHOSPH REL
[2]   Scaling of strained-Si n-MOSFETs into the ballistic regime and associated anisotropic effects [J].
Bufler, FM ;
Fichtner, W .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (02) :278-284
[3]   Benchmarking nanotechnology for high-performance and low-power logic transistor applications [J].
Chau, R ;
Datta, S ;
Doczy, M ;
Doyle, B ;
Jin, J ;
Kavalieros, J ;
Majumdar, A ;
Metz, M ;
Radosavljevic, M .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2005, 4 (02) :153-158
[4]  
Datta S, 2005, INT EL DEVICES MEET, P783
[5]  
Doris B, 2003, 2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, P631
[6]   Effective potentials and the onset of quantization in ultrasmall MOSFETs [J].
Ferry, DK .
SUPERLATTICES AND MICROSTRUCTURES, 2000, 28 (5-6) :419-423
[7]   Thirty Years of Monte Carlo Simulations of Electronic Transport in Semiconductors: Their Relevance to Science and Mainstream VLSI Technology [J].
Fischetti, M. V. ;
Laux, S. E. ;
Solomon, P. M. ;
Kumar, A. .
JOURNAL OF COMPUTATIONAL ELECTRONICS, 2004, 3 (3-4) :287-293
[8]   Device scaling limits of Si MOSFETs and their application dependencies [J].
Frank, DJ ;
Dennard, RH ;
Nowak, E ;
Solomon, PM ;
Taur, Y ;
Wong, HSP .
PROCEEDINGS OF THE IEEE, 2001, 89 (03) :259-288
[9]  
Int. Technol.: Roadmap for Semiconductors, 2005, INT TECHN ROADM SEM
[10]   Monte Carlo simulations of III-V MOSFETs [J].
Kalna, K ;
Boriçi, M ;
Yang, L ;
Asenov, A .
SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2004, 19 (04) :S202-S205