Gate-source-drain architecture impact on DC and RF performance of sub-100-nm elevated source/drain NMOS transistors

被引:10
作者
Jeamsaksiri, W
Jurczak, M
Grau, L
Linten, D
Augendre, E
De Potter, M
Rooyackers, R
Wambacq, P
Badenes, G
机构
[1] Interuniv Microelect Ctr, B-3001 Louvain, Belgium
[2] Free Univ Brussels, Brussels, Belgium
关键词
elevated source/drain; ion implantation; low-noise amplifier (LNA); RF-CMOS; silicide thickness;
D O I
10.1109/TED.2003.810478
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
It has been known that using selective epitaxial growth (SEG) silicon, to elevate source/drain regions, is beneficial to digital CMOS by reducing the junction leakage. In addition, this architecture also reduces the gate resistance by, enabling a T-shape gate and allowing thicker silicides, which is beneficial for RF-CMOS regarding increased. maximum oscillation, frequency (f(max)) and lowering of the noise figure (NF). In this paper, we report the impact of the SEG-deep source/drain implant (DSDI) process sequence and Co silicide thickness on dc C and RF performance of NMOS transistors-Up to a 28%-45% improvement in f(max) is achievable due to a T-shaped gate and thicker Co, made possible by an elevated source/drain (S-E/D) architecture. The maximum transconductance (g(m)) of the S-E/D device reaches a value of 1100 mS/mm, which in turn gives a very high f(T) of 150 GHz. The low gate sheet resistance obtained with this architecture is also very beneficial for suppressing noise figure in,the low-noise amplifier (LNA) circuit demonstrated in this paper. Furthermore, it is shown by simulation that the noise performance of an RF LNA improves due to the SEG and the Co thickness in the T-shaped gate of the NMOS transistor.
引用
收藏
页码:610 / 617
页数:8
相关论文
共 17 条
[1]   JUNCTION LEAKAGE IN TITANIUM SELF-ALIGNED SILICIDE DEVICES [J].
AMANO, J ;
NAUKA, K ;
SCOTT, MP ;
TURNER, JE ;
TSAI, R .
APPLIED PHYSICS LETTERS, 1986, 49 (12) :737-739
[2]  
[Anonymous], IEDM
[3]   Elevated source/drain by sacrificial selective epitaxy for high performance deep submicron CMOS:: Process window versus complexity [J].
Augendre, E ;
Rooyackers, R ;
Caymax, M ;
Vandamme, EP ;
De Keersgieter, A ;
Perelló, C ;
Van Dievel, M ;
Pochet, S ;
Badenes, G .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (07) :1484-1491
[4]   Low resistance Ti or Co salicided raised source drain transistors for sub-0.13μm CMOS technologies [J].
Chao, CP ;
Violette, KE ;
Unnikrishnan, S ;
Nandakumar, M ;
Wise, RL ;
Kittl, JA ;
Hong, QZ ;
Chen, IC .
INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, :103-106
[5]  
Hori A., 1999, International Electron Devices Meeting 1999. Technical Digest (Cat. No.99CH36318), P641, DOI 10.1109/IEDM.1999.824234
[6]   Modeling of leakage mechanisms in sub-50 nm p(+)-n junctions [J].
Jones, EC ;
Cheung, NW .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1996, 14 (01) :236-241
[7]  
JURCZAK M, 2002, P 32 EUR SOL STAT DE
[8]   ANOMALOUS CURRENT-VOLTAGE BEHAVIOR IN TITANIUM-SILICIDED SHALLOW SOURCE DRAIN JUNCTIONS [J].
LIN, JP ;
BANERJEE, S ;
LEE, J ;
TENG, C .
JOURNAL OF APPLIED PHYSICS, 1990, 68 (03) :1082-1087
[9]   A STUDY OF THE LEAKAGE MECHANISMS OF SILICIDED N+/P JUNCTIONS [J].
LIU, R ;
WILLIAMS, DS ;
LYNCH, WT .
JOURNAL OF APPLIED PHYSICS, 1988, 63 (06) :1990-1999
[10]  
OHGURO T, 1998, P S VLSI TECHN, P136