Dual-threshold voltage techniques for low-power digital circuits

被引:238
作者
Kao, JT [1 ]
Chandrakasan, AP [1 ]
机构
[1] MIT, Dept Elect Engn & Comp Sci, Cambridge, MA 02139 USA
关键词
domino logic; dual threshold voltage; low-power; MTCMOS; subthreshold leakage current; V-t;
D O I
10.1109/4.848210
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Scaling and power reduction trends in future technologies will cause subthreshold leakage currents to become an increasingly large component of total power dissipation. This paper presents several dual-threshold voltage techniques for reducing standby power dissipation while still maintaining high performance in static and dynamic combinational logic blocks. MTCMOS sleep transistor sizing issues are addressed, and a hierarchical sizing methodology based on mutual exclusive discharge patterns is presented. A dual-V-t domino logic style that provides the performance equivalent of a purely low-V-t design with the standby leakage characteristic of a purely high-V-t implementation is also proposed.
引用
收藏
页码:1009 / 1018
页数:10
相关论文
共 15 条
[1]   Design considerations and tools for low-voltage digital system design [J].
Chandrakasan, A ;
Yang, I ;
Vieri, C ;
Antoniadis, D .
33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, :113-118
[2]  
De V., 1999, Proceedings. 1999 International Symposium on Low Power Electronics and Design (Cat. No.99TH8477), P163, DOI 10.1109/LPE.1999.799433
[3]   Supply and threshold voltage scaling for low power CMOS [J].
Gonzalez, R ;
Gordon, BM ;
Horowitz, MA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (08) :1210-1216
[4]   SWITCHED-SOURCE-IMPEDANCE CMOS CIRCUIT FOR LOW STANDBY SUBTHRESHOLD CURRENT GIGA-SCALE LSIS [J].
HORIGUCHI, M ;
SAKATA, T ;
ITOH, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (11) :1131-1135
[5]  
Kao J., 1999, ESSCIRC'99. Proceedings of the 25th European Solid-State Circuits Conference, P118
[6]  
Kao J, 1997, DES AUT CON, P409, DOI 10.1145/266021.266182
[7]  
Kao J, 1998, 1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, P495, DOI 10.1109/DAC.1998.724522
[8]   SUBTHRESHOLD CURRENT REDUCTION FOR DECODED-DRIVER BY SELF-REVERSE BIASING [J].
KAWAHARA, T ;
HORIGUCHI, M ;
KAWAJIRI, Y ;
KITSUKAWA, G ;
KURE, T ;
AOKI, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (11) :1136-1144
[9]   A 0.9-V, 150-MHz, 10-mW, 4 mm(2), 2-D discrete cosine transform core processor with variable threshold-voltage (VT) scheme [J].
Kuroda, T ;
Fujita, T ;
Mita, S ;
Nagamatsu, T ;
Yoshioka, S ;
Suzuki, K ;
Sano, F ;
Norishima, M ;
Murota, M ;
Kako, M ;
Kinugawa, M ;
Kakumu, M ;
Sakurai, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (11) :1770-1779
[10]   A 1V DSP for wireless communications [J].
Lee, W ;
Landman, P ;
Barton, B ;
Abiko, S ;
Takahashi, H ;
Mizuno, H ;
Muramatsu, S ;
Tashiro, K ;
Fusumada, M ;
Pham, L ;
Boutaud, F ;
Ego, E ;
Gallo, G ;
Tran, H ;
Lemonds, C ;
Shih, A ;
Nandakumar, M ;
Eklund, B ;
Chen, IC .
1997 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - DIGEST OF TECHNICAL PAPERS, 1997, 40 :92-93