UTILIZATION OF THIN AS-DEPOSITED AMORPHOUS-SILICON GATE EMITTER LAYER IN ADVANCED CMOS BICMOS PROCESSES

被引:3
作者
ELDIWANY, M [1 ]
BRASSINGTON, M [1 ]
机构
[1] PHILIPS RES & DEV CTR,SIGNET,SUNNYVALE,CA 94088
关键词
D O I
10.1109/16.129123
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The use of thin (< 250 nm) as-deposited amorphous silicon gate/emitter layer is demonstrated in a submicrometer BiCMOS process that utilizes self-aligned cobalt silicide. The use of thin polysilicon layer enhances the bipolar transistor high-frequency performance by allowing shallower and uniform emitter formation through reduction of the emitter anneal thermal budget. The salicide formation on the emitter, however, resulted in a degradation in the emitter efficiency for polysilicon thicknesses below 200 nm.
引用
收藏
页码:1262 / 1265
页数:4
相关论文
共 10 条
[1]   AN ADVANCED SINGLE-LEVEL POLYSILICON SUBMICROMETER BICMOS TECHNOLOGY [J].
BRASSINGTON, MP ;
ELDIWANY, MH ;
RAZOUK, RR ;
THOMAS, ME ;
TUNTASOOD, PT .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1989, 36 (04) :712-719
[2]  
Burghartz J. N., 1990, 1990 Symposium on VLSI Technology. Digest of Technical Papers (Cat. No.90CH2874-6), P55, DOI 10.1109/VLSIT.1990.111005
[3]   AN INVESTIGATION OF NONIDEAL BASE CURRENTS IN ADVANCED SELF-ALIGNED ETCHED-POLYSILICON EMITTER BIPOLAR-TRANSISTORS [J].
CHANTRE, A ;
FESTES, G ;
GIROULTMATLAKOWSKI, G ;
NOUAILHAT, A .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1991, 38 (06) :1354-1361
[4]  
El-Diwany M., 1989, International Electron Devices Meeting 1989. Technical Digest (Cat. No.89CH2637-7), P245, DOI 10.1109/IEDM.1989.74271
[5]  
El-Diwany M., 1990, International Electron Devices Meeting 1990. Technical Digest (Cat. No.90CH2865-4), P489, DOI 10.1109/IEDM.1990.237061
[6]  
ELDIWANY MH, 1988, IEEE ELECT DEVICE LE, V9
[8]   ANOMALOUS C-V CHARACTERISTICS OF IMPLANTED POLY MOS STRUCTURE IN N+/P+ DUAL-GATE CMOS TECHNOLOGY [J].
LU, CY ;
SUNG, JM ;
KIRSCH, HC ;
HILLENIUS, SJ ;
SMITH, TE ;
MANCHANDA, L .
IEEE ELECTRON DEVICE LETTERS, 1989, 10 (05) :192-194
[9]   PROCESS LIMITATION AND DEVICE DESIGN TRADEOFFS OF SELF-ALIGNED TISI2 JUNCTION FORMATION IN SUBMICROMETER CMOS DEVICES [J].
LU, CY ;
SUNG, JMJ ;
LIU, R ;
TSAI, NS ;
SINGH, R ;
HILLENIUS, SJ ;
KIRSCH, HC .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1991, 38 (02) :246-254
[10]  
NING TH, 1979, IEDM, P473