A SELF-ALIGNED RETROGRADE TWIN-WELL STRUCTURE WITH BURIED-P+-LAYER

被引:10
作者
ODANAKA, S
YABU, T
SHIMIZU, N
UMIMOTO, H
OHZONE, T
机构
[1] Semiconductor Research Center, Matsushita Electric Industrial Company, Ltd., Moriguchi
关键词
D O I
10.1109/16.55762
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A self-aligned retrograde twin-well structure with buried p+-layer surrounding the n-well is presented. The retrograde twin-well and buried p+-layer are fabricated by a single lithographic step using high-energy ion implantation. The retrograde n-well is self-aligned to the retrograde p-well regions and the channel stop processes are eliminated by using tight spatial distributions of retrograde n- and p-wells. This simple process is compatible with both LOCOS and trench isolation processes and allows a scalable CMOS structure for very tight n + -to-p+ spacing. The present CMOS structure provides high latchup immunity at 1.5-μm n+-to-p+ spacing and good isolation characteristics without additional n- and p-channel stop dopings. © 1990 IEEE
引用
收藏
页码:1735 / 1742
页数:8
相关论文
共 20 条
[11]  
ODANAKA S, 1987, ISCAS P, V2, P534
[12]  
PARRILLO LC, 1980, 1980 IEDM, P752
[13]  
RUNG RD, 1982, 1982 IEDM, P237
[14]   A TWIN-WELL CMOS PROCESS EMPLOYING HIGH-ENERGY ION-IMPLANTATION [J].
STOLMEIJER, A .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1986, 33 (04) :450-457
[15]  
Tamura M., 1986, 18 C SOL STAT DEV MA, P537
[16]  
TAUR Y, 1985, IEEE T ELECTRON DEV, V32, P203, DOI 10.1109/T-ED.1985.21930
[17]  
TERRILL KW, 1984, 1984 IEDM, P406
[18]  
Troutman R. R., 1985, LATCHUP CMOS TECHNOL
[19]  
WONG H, 1987, NUCLEAR INSTRUMENTS, P447
[20]   CHARACTERISTICS OF CMOS DEVICES IN HIGH-ENERGY BORON-IMPLANTED SUBSTRATES [J].
ZAPPE, HP ;
HU, CM .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1988, 35 (07) :1029-1034