ELECTRICALLY ALTERABLE NON-VOLATILE MEMORY CELL USING A FLOATING-GATE STRUCTURE

被引:15
作者
GUTERMAN, DC
RIMAWI, IH
CHIU, TL
HALVORSON, RD
MCELROY, DJ
机构
[1] the MOS Memory Division, Texas Instruments incorporated, Houston
关键词
D O I
10.1109/T-ED.1979.19462
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An electrically alterable, floating-gate, nonvolatile memory transistor has been developed, with a cell area of under 500 and using an advanced n- channel, polysilicon gate process. Cell programming occurs via hot-electron injection, exhibiting three distinct operating regimes. Erase, on the other hand, is based on field emission from floating gate to control gate. The magnitude of electrical erase is determined by applied bias, device parameters, and processing history, particularly the interlevel oxidation temperature. Analysis of experimental data shows that electrical erase does change programming characteristics significantly, and must be accounted for in circuit design. Memory retention, determined by thermal stress, is comparable to commercially available EPROM's. The memory cell exhibits)etter than 1000-cycle write/erase capability, with degradation in intcrlevel conduction being the principal factor limiting endurance. A 5-V, 16K high-speed EAROM has been developed which shows successful programming and erase behavior at nominal voltages of 25 and 35 V, respectively. Copyright © 1979 by The Institute of Electrical and Electronics Engineers, Inc.
引用
收藏
页码:576 / 586
页数:11
相关论文
共 31 条
[1]  
ABBAS SA, 1976, 13TH ANN P REL PHYS, V13, P1
[2]   EVIDENCE FOR SURFACE ASPERITY MECHANISM OF CONDUCTIVITY IN OXIDE GROWN ON POLYCRYSTALLINE SILICON [J].
ANDERSON, RM ;
KERR, DR .
JOURNAL OF APPLIED PHYSICS, 1977, 48 (11) :4834-4836
[3]  
Barnes J., 1976, International Electron Devices Meeting. (Technical digest), P173
[4]   INTERFACE EFFECTS AND HIGH CONDUCTIVITY IN OXIDES GROWN FROM POLYCRYSTALLINE SILICON [J].
DIMARIA, DJ ;
KERR, DR .
APPLIED PHYSICS LETTERS, 1975, 27 (09) :505-507
[5]   USE OF ELECTRON-TRAPPING REGION TO REDUCE LEAKAGE CURRENTS AND IMPROVE BREAKDOWN CHARACTERISTICS OF MOS STRUCTURES [J].
DIMARIA, DJ ;
YOUNG, DR ;
ORMOND, DW .
APPLIED PHYSICS LETTERS, 1977, 31 (10) :680-682
[6]   HOT ELECTRON EFFECTS AND SATURATION VELOCITIES IN SILICON INVERSION LAYERS [J].
FANG, FF ;
FOWLER, AB .
JOURNAL OF APPLIED PHYSICS, 1970, 41 (04) :1825-+
[8]   EFFECTS OF PROCESSING ON HOT-ELECTRON TRAPPING IN SIO2 [J].
GDULA, RA .
JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1976, 123 (01) :42-47
[9]   DIFMOS - FLOATING-GATE ELECTRICALLY ERASABLE NONVOLATILE SEMICONDUCTOR MEMORY TECHNOLOGY [J].
GOSNEY, WM .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1977, 24 (05) :594-599
[10]  
Harari E., 1978, 1978 IEEE International Solid-State Circuits Conference (Digest of technical papers), P108