IMPROVED DEVICE PERFORMANCE BY MULTISTEP OR CARBON CO-IMPLANTS

被引:11
作者
LIEFTING, R [1 ]
WIJBURG, RCM [1 ]
CUSTER, JS [1 ]
WALLINGA, H [1 ]
SARIS, FW [1 ]
机构
[1] FOM,INST ATOM & MOLEC PHYS,1098 SJ AMSTERDAM,NETHERLANDS
关键词
D O I
10.1109/16.259619
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High-energy ion implantation is used for forming the collector in vertical bipolar transistors in a BiCMOS process. Secondary defects, remaining after annealing the implant damage, give rise to an increased leakage current and to collector-emitter shorts. These shorts reduce the transistor yield. The use of multiple step implants or the introduction of a C gettering layer are demonstrated to avoid dislocation formation. Experimental results show that these schemes subsequently lower the leakage current and dramatically increase device yield. The presence of C can cause increased collector/substrate leakage, indicating that the C profile needs to be optimized with respect to the doping profiles.
引用
收藏
页码:50 / 55
页数:6
相关论文
共 24 条
[1]   EFFECTS OF DISLOCATIONS IN SILICON TRANSISTORS WITH IMPLANTED BASES [J].
ASHBURN, P ;
BULL, C ;
NICHOLAS, KH ;
BOOKER, GR .
SOLID-STATE ELECTRONICS, 1977, 20 (09) :731-740
[2]   MEGAELECTRONVOLT PHOSPHORUS IMPLANTATION FOR BIPOLAR-DEVICES [J].
BOHM, HJ ;
BERNEWITZ, L ;
BOHM, WR ;
KOPL, R .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1988, 35 (10) :1616-1619
[3]   EFFECTS OF DISLOCATIONS IN SILICON TRANSISTORS WITH IMPLANTED EMITTERS [J].
BULL, C ;
ASHBURN, P ;
BOOKER, GR ;
NICHOLAS, KH .
SOLID-STATE ELECTRONICS, 1979, 22 (01) :95-104
[4]   QUADRUPLE-WELL CMOS FOR VLSI TECHNOLOGY [J].
CHEN, JYT .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1984, 31 (07) :910-919
[5]   A HIGHLY LATCHUP-IMMUNE L-MU-M CMOS TECHNOLOGY FABRICATED WITH L-MEV ION-IMPLANTATION AND SELF-ALIGNED TISI2 [J].
LAI, FSJ ;
WANG, LK ;
TAUR, Y ;
SUN, JYC ;
PETRILLO, KE ;
CHICOTKA, SK ;
PETRILLO, EJ ;
POLCARI, MR ;
BUCELOT, TJ ;
ZICHERMAN, DS .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1986, 33 (09) :1308-1320
[6]  
LIEFTING JR, IN PRESS MAT RES SOC, V235
[7]   A VERTICALLY INTEGRATED DYNAMIC RAM-CELL - BURIED BIT LINE MEMORY CELL WITH FLOATING TRANSFER LAYER [J].
MOUTHAAN, T ;
VERTREGT, M .
SOLID-STATE ELECTRONICS, 1986, 29 (12) :1289-1294
[8]  
RAGAY FW, 1991, THESIS U TWENTE NETH
[9]  
Ravi K.V., 1981, IMPERFECTIONS IMPURI
[10]   A RETROGRADE P-WELL FOR HIGHER DENSITY CMOS [J].
RUNG, RD ;
DELLOCA, CJ ;
WALKER, LG .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1981, 28 (10) :1115-1119