SPATIAL VERSUS TEMPORAL STABILITY ISSUES IN IMAGE-PROCESSING NEUROCHIPS

被引:16
作者
MATSUMOTO, T
KOBAYASHI, H
TOGAWA, Y
机构
[1] YOKOGAWA ELECT CORP,TOKYO 180,JAPAN
[2] SCI UNIV TOKYO,DEPT INFORMAT SCI,TOKYO 162,JAPAN
来源
IEEE TRANSACTIONS ON NEURAL NETWORKS | 1992年 / 3卷 / 04期
关键词
D O I
10.1109/72.143370
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A typical image processing neuro chip consists of a regular array of very simple cell circuits. When it is implemented by a CMOS process, two stability issues naturally arise: i) Parasitic capacitors of MOS transistors induce the temporal dynamics. Since a processed image is given as the stable limit point of the temporal dynamics, a temporally unstable chip is unusable. ii) Because of the array structure, the node voltage distribution induces the spatial dynamics, and it could behave in a wild manner, e.g., oscillatory, which is highly undesirable for image processing purposes, even if the trajectory of the temporal dynamics converges to a stable limit point. The main contributions of this paper are (i) a clarification of the spatial stability issue; (ii) explicit if and only if conditions for the temporal and the spatial stability in terms of circuit parameters; (iii) a rigorous explanation of the fact that even though the spatial stability is stronger than the temporal stability, the set of parameter values for which the two stability issues disagree is of (Lebesgue) measure zero; and (iv) theoretical estimates on the processing speed.
引用
收藏
页码:540 / 569
页数:30
相关论文
共 28 条
[21]  
PAULOS JJ, 1983, IEEE ELECTR DEVICE L, V4, P221, DOI 10.1109/EDL.1983.25712
[22]   ILL-POSED PROBLEMS IN EARLY VISION - FROM COMPUTATIONAL THEORY TO ANALOG NETWORKS [J].
POGGIO, T ;
KOCH, C .
PROCEEDINGS OF THE ROYAL SOCIETY SERIES B-BIOLOGICAL SCIENCES, 1985, 226 (1244) :303-323
[23]   COMPUTATIONAL VISION AND REGULARIZATION THEORY [J].
POGGIO, T ;
TORRE, V ;
KOCH, C .
NATURE, 1985, 317 (6035) :314-319
[24]  
POGGIO T, 1985, REGULARIZED SOLUTION
[25]   STABILITY-CRITERION FOR LATERAL INHIBITION AND RELATED NETWORKS THAT IS ROBUST IN THE PRESENCE OF INTEGRATED-CIRCUIT PARASITICS [J].
STANDLEY, DL ;
WYATT, JL .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1989, 36 (05) :675-681
[26]   ON THE TOPOLOGICAL TESTABILITY CONJECTURE FOR ANALOG FAULT-DIAGNOSIS PROBLEMS [J].
TOGAWA, Y ;
MATSUMOTO, T .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1984, 31 (02) :147-158
[27]   CHARGE-ORIENTED MODEL FOR MOS-TRANSISTOR CAPACITANCES [J].
WARD, DE ;
DUTTON, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1978, 13 (05) :703-708
[28]  
Weste N, 1985, PRINCIPLES CMOS VLSI