DESIGN FOR SUPPRESSION OF GATE-INDUCED DRAIN LEAKAGE IN LDD MOSFETS USING A QUASI-2-DIMENSIONAL ANALYTICAL MODEL

被引:83
作者
PARKE, SA [1 ]
MOON, JE [1 ]
WANN, HJC [1 ]
KO, PK [1 ]
HU, C [1 ]
机构
[1] EASTMAN KODAK CO,NEW BUSINESS OPPORTUNITIES,ROCHESTER,NY 14650
关键词
D O I
10.1109/16.141236
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A systematic study of gate-induced drain leakage (GIDL) in single-diffusion drain (SD), lightly doped drain (LDD), and fully gate-overlapped LDD (GOLD) NMOSFET's is described. Design curves quantifying the GIDL dependence on gate oxide thickness, phosphorus dose, and spacer length are presented. In addition, a new, quasi-2D analytical model is developed for the electric field in the gate-to-drain overlap region. This model successfully explains the observed GIDL dependence on the lateral doping profile of the drain. Also, a technique is proposed for extracting this lateral doping profile using the measured dependence of GIDL current on the applied substrate bias. Finally, the GIDL current is found to be much smaller in lightly doped LDD devices than in SD or fully overlapped LDD devices, due to smaller vertical and lateral electric fields. However, as the phosphorus dose approaches 10(14)/cm2, the LDD and fully overlapped LDD devices exhibit similar GIDL current.
引用
收藏
页码:1694 / 1703
页数:10
相关论文
共 18 条
[1]  
Chan T. Y., 1987, IEDM TECH DIG, P718
[2]   EFFECTS OF THE GATE-TO-DRAIN SOURCE OVERLAP ON MOSFET CHARACTERISTICS [J].
CHAN, TY ;
WU, AT ;
KO, PK ;
HU, CM .
IEEE ELECTRON DEVICE LETTERS, 1987, 8 (07) :326-328
[3]   DRAIN-AVALANCHE AND HOLE-TRAPPING INDUCED GATE LEAKAGE IN THIN-OXIDE MOS DEVICES [J].
CHANG, C ;
HADDAD, S ;
SWAMINATHAN, B ;
LIEN, J .
IEEE ELECTRON DEVICE LETTERS, 1988, 9 (11) :588-590
[4]  
Chang C., 1987, IEDM TECH DIG, P714
[5]  
Chen I. C., 1988, 26th Annual Proceedings. Reliability Physics 1988 (Cat. No.88CH2508-0), P1, DOI 10.1109/RELPHY.1988.23416
[6]  
CHEN IC, 1985, IEEE T ELECTRON DEV, V32, P412
[7]   GATE CURRENT IN OFF-STATE MOSFET [J].
CHEN, J ;
CHAN, TY ;
KO, PK ;
HU, CM .
IEEE ELECTRON DEVICE LETTERS, 1989, 10 (05) :203-205
[8]   SUB-BREAKDOWN DRAIN LEAKAGE CURRENT IN MOSFET [J].
CHEN, J ;
CHAN, TY ;
CHEN, IC ;
KO, PK ;
HU, C .
IEEE ELECTRON DEVICE LETTERS, 1987, 8 (11) :515-517
[9]   EFFECT OF BACK-GATE BIAS ON TUNNELING LEAKAGE IN A GATED P+-N DIODE [J].
CHEN, MJ .
IEEE ELECTRON DEVICE LETTERS, 1991, 12 (05) :249-251
[10]   AN ACCURATE MODEL OF SUBBREAKDOWN DUE TO BAND-TO-BAND TUNNELING AND SOME APPLICATIONS [J].
ENDOH, T ;
SHIROTA, R ;
MOMODOMI, M ;
MASUOKA, F .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1990, 37 (01) :290-296