SUPPRESSION OF BORON PENETRATION IN BF2-IMPLANTED P-TYPE GATE MOSFET BY TRAPPING OF FLUORINES IN AMORPHOUS GATE

被引:18
作者
LIN, CY
CHANG, CY
HSU, CCH
机构
[1] NATL CHIAO TUNG UNIV,INST ELECTR,HSINCHU 30050,TAIWAN
[2] NATL TSING HUA UNIV,DEPT ELECT ENGN,STAR GRP,MICROELECTR LAB,HSINCHU,TAIWAN
关键词
D O I
10.1109/16.398666
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work reports the use of amorphous/polysilicon gate electrode in BF2-implanted poly-gated P-MOSFET's to suppress the boron penetration, SIMS analysis clearly illustrates that fluorine prefers to accumulate in the layer of amorphous silicon. The retardation of boron diffusion is therefore achieved by the trapping of fluorine in the amorphous layer of stacked amorphous/polysilicon (SAP) p-type gate due to a lower diffusion rate of fluorine in the amorphous silicon layer. Polysilicon depletion effect did not become more severe by introducing the amorphous silicon. In addition, gate oxide reliability is not degraded by using this gate structure. Results show that the structure is a promising gate electrode for future dual-poly gate CMOS technology development.
引用
收藏
页码:1503 / 1509
页数:7
相关论文
共 30 条
[1]   IMPURITY BARRIER PROPERTIES OF REOXIDIZED NITRIDED OXIDE-FILMS FOR USE WITH P+-DOPED POLYSILICON GATES [J].
CABLE, JS ;
MANN, RA ;
WOO, JCS .
IEEE ELECTRON DEVICE LETTERS, 1991, 12 (03) :128-130
[2]   ANOMALOUS REVERSE SHORT-CHANNEL EFFECT IN P+ POLYSILICON GATED P-CHANNEL MOSFET [J].
CHANG, CY ;
LIN, CY ;
CHOU, JW ;
HSU, CCH ;
PAN, HT ;
KO, J .
IEEE ELECTRON DEVICE LETTERS, 1994, 15 (11) :437-439
[3]   CAPTURE AND TUNNEL EMISSION OF ELECTRONS BY DEEP LEVELS IN ULTRATHIN NITRIDED OXIDES ON SILICON [J].
CHANG, ST ;
JOHNSON, NM ;
LYON, SA .
APPLIED PHYSICS LETTERS, 1984, 44 (03) :316-318
[4]   STUDY OF ELECTRICAL CHARACTERISTICS ON THERMALLY NITRIDED SIO2 (NITROXIDE) FILMS [J].
CHEN, CT ;
TSENG, FC ;
CHANG, CY ;
LEE, MK .
JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1984, 131 (04) :875-877
[5]  
DORI L, 1987, S VLSI TECHNOL, P25
[6]   SURFACE-ROUGHNESS AND ELECTRICAL-CONDUCTION OF OXIDE POLYSILICON INTERFACES [J].
FARAONE, L ;
HARBEKE, G .
JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1986, 133 (07) :1410-1413
[7]   SURFACE EFFECTS ON P-N JUNCTIONS - CHARACTERISTICS OF SURFACE SPACE-CHARGE REGIONS UNDER NON-EQUILIBRIUM CONDITIONS [J].
GROVE, AS ;
FITZGERALD, DJ .
SOLID-STATE ELECTRONICS, 1966, 9 (08) :783-+
[8]   REDISTRIBUTION OF ACCEPTOR + DONOR IMPURITIES DURING THERMAL OXIDATION OF SILICON [J].
GROVE, AS ;
SAH, CT ;
LEISTIKO, O .
JOURNAL OF APPLIED PHYSICS, 1964, 35 (09) :2695-&
[9]   DESIGN TRADEOFFS BETWEEN SURFACE AND BURIED-CHANNEL FETS [J].
HU, GJ ;
BRUCE, RH .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1985, 32 (03) :584-588
[10]  
Hwang H., 1990, International Electron Devices Meeting 1990. Technical Digest (Cat. No.90CH2865-4), P421, DOI 10.1109/IEDM.1990.237142