CAD-COMPATIBLE HIGH-SPEED CMOS/SIMOX GATE ARRAY USING FIELD-SHIELD ISOLATION

被引:9
作者
IWAMATSU, T
YAMAGUCHI, Y
INOUE, Y
NISHIMURA, T
TSUBOUCHI, N
机构
[1] ULSI Laboratory, Mitsubishi Electric Corporation
关键词
D O I
10.1109/16.469400
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A specific 0.5 mu m CMOS/SIMOX technology was developed for a gate array/sea of gate (SOG) using field-shield (FS) isolation to overcome a pending problem of source-to-drain breakdown voltage (BVds) lowering. FS isolation is capable of improving BVds because surplus holes generated by impact ionization at the drain region are collected through the body region under the FS gate. BVds was maintained at a level of junction breakdown before reaching the punchthrough limitation at a gate length of around 0.3 mu m using the FS isolation. The FS isolation technique was successfully applied to an SOG gate array on a SIMOX substrate. The gate array has the same area as that on the bulk-Si and is compatible to a conventional bulk-Si CAD system because the layout is basically the same, A 53-stage ring oscillator fabricated on the FS isolated SOG gate array exhibited 1.7 times higher speed operation than that on a bulk-Si counterpart, keeping low power consumption characteristics up to a drain voltage of 3 V.
引用
收藏
页码:1934 / 1939
页数:6
相关论文
共 13 条
[1]   SUBTHRESHOLD SLOPE OF THIN-FILM SOI MOSFETS [J].
COLINGE, JP .
IEEE ELECTRON DEVICE LETTERS, 1986, 7 (04) :244-246
[2]  
GOTOU H, 1987, P INT ELECTRON DEVIC, P870
[3]  
INOUE Y, 1993, IEEE INT SOI C P, P94
[4]   CMOS DEVICES FABRICATED ON BURIED SIO2 LAYERS FORMED BY OXYGEN IMPLANTATION INTO SILICON [J].
IZUMI, K ;
DOKEN, M ;
ARIYOSHI, H .
ELECTRONICS LETTERS, 1978, 14 (18) :593-594
[5]  
MATLOUBIAN M, 1992, 5TH INT S P, P64
[6]   SIMPLIFIED ANALYSIS OF BODY CONTACT EFFECT FOR MOSFET SOI [J].
OMURA, Y ;
IZUMI, K .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1988, 35 (08) :1391-1393
[7]   A NOVEL BODY CONTACT FOR SIMOX BASED SOI MOSFETS [J].
PATEL, M ;
RATNAM, P ;
SALAMA, CAT .
SOLID-STATE ELECTRONICS, 1991, 34 (10) :1071-1075
[8]  
STERN JM, 1992, IEEE CUSTOM INTEGRAT
[9]   INCREASED DRAIN SATURATION CURRENT IN ULTRA-THIN SILICON-ON-INSULATOR (SOI) MOS-TRANSISTORS [J].
STURM, JC ;
TOKUNAGA, K ;
COLINGE, JP .
IEEE ELECTRON DEVICE LETTERS, 1988, 9 (09) :460-463
[10]  
STURM JC, 1987, IEDM TECH DIG, P829