A COMPREHENSIVE STUDY OF SUPPRESSION OF BORON PENETRATION BY AMORPHOUS-SI GATE IN P+-GATE PMOS DEVICES

被引:17
作者
LIN, CY
JUAN, KC
CHANG, CY
PAN, FM
CHOU, PF
HUNG, SF
CHEN, LJ
机构
[1] NATL NANO DEVICE LAB,HSINCHU 30050,TAIWAN
[2] NATL TSING HUA UNIV,DEPT MAT SCI & ENGN,HSINCHU 30050,TAIWAN
关键词
D O I
10.1109/16.477764
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a comprehensive study of the impact of the silicon gate structure on the suppression of boron penetration in p(+)-gate devices, The characteristics and reliability for different gate structures (poly-Si, alpha-Si, poly-Si/poly-Si, poly-Si/alpha-Si, alpha-Si/poly-Si, and alpha-Si/alpha-Si) in p(+) polygate PMOS devices are investigated in detail, The suppression of boron penetration by the nitrided gate oxide is also discussed, The comparison is based on flatband voltage shift as well as the value of charge to breakdown. Results show that the effect of boron diffusion through the thin gate oxide in p(+) polygate PMOS devices can be significantly suppressed by employing the as-deposited amorphous silicon gate, Stacked structures can also be employed to suppress boron penetration at the expense of higher polygate resistance, The single layer as-deposited amorphous silicon is a suitable silicon gate material in the p(+)-gate PMOS device for future dual-gate CMOS process, In addition, by employing a long time annealing at 600 degrees C prior to p(+)-gate ion implantation and activation, further improvements in suppression of boron penetration, polygate resistance, and gate oxide reliability can be achieved for the as-deposited amorphous-Si gate, Modifying the silicon gate structure instead of the gate dielectrics is an effective approach to suppress the boron penetration effect.
引用
收藏
页码:2080 / 2088
页数:9
相关论文
共 36 条
[1]   IMPURITY BARRIER PROPERTIES OF REOXIDIZED NITRIDED OXIDE-FILMS FOR USE WITH P+-DOPED POLYSILICON GATES [J].
CABLE, JS ;
MANN, RA ;
WOO, JCS .
IEEE ELECTRON DEVICE LETTERS, 1991, 12 (03) :128-130
[2]   ANOMALOUS REVERSE SHORT-CHANNEL EFFECT IN P+ POLYSILICON GATED P-CHANNEL MOSFET [J].
CHANG, CY ;
LIN, CY ;
CHOU, JW ;
HSU, CCH ;
PAN, HT ;
KO, J .
IEEE ELECTRON DEVICE LETTERS, 1994, 15 (11) :437-439
[3]   CAPTURE AND TUNNEL EMISSION OF ELECTRONS BY DEEP LEVELS IN ULTRATHIN NITRIDED OXIDES ON SILICON [J].
CHANG, ST ;
JOHNSON, NM ;
LYON, SA .
APPLIED PHYSICS LETTERS, 1984, 44 (03) :316-318
[4]   STUDY OF ELECTRICAL CHARACTERISTICS ON THERMALLY NITRIDED SIO2 (NITROXIDE) FILMS [J].
CHEN, CT ;
TSENG, FC ;
CHANG, CY ;
LEE, MK .
JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1984, 131 (04) :875-877
[5]  
DORI L, 1987, S VLSI TECHNOL, P25
[6]   LOW-TEMPERATURE FURNACE-GROWN REOXIDIZED NITRIDED OXIDE GATE DIELECTRICS AS A BARRIER TO BORON PENETRATION [J].
FANG, H ;
KRISCH, KS ;
GROSS, BJ ;
SODINI, CG ;
CHUNG, J ;
ANTONIADIS, DA .
IEEE ELECTRON DEVICE LETTERS, 1992, 13 (04) :217-219
[7]   EVALUATION OF Q(BD) FOR ELECTRONS TUNNELING FROM THE SI/SIO2 INTERFACE COMPARED TO ELECTRON-TUNNELING FROM THE POLY-SI/SIO2 INTERFACE [J].
GONG, SS ;
BURNHAM, ME ;
THEODORE, ND ;
SCHRODER, DK .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (07) :1251-1257
[8]   REDISTRIBUTION OF ACCEPTOR + DONOR IMPURITIES DURING THERMAL OXIDATION OF SILICON [J].
GROVE, AS ;
SAH, CT ;
LEISTIKO, O .
JOURNAL OF APPLIED PHYSICS, 1964, 35 (09) :2695-&
[9]   DESIGN TRADEOFFS BETWEEN SURFACE AND BURIED-CHANNEL FETS [J].
HU, GJ ;
BRUCE, RH .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1985, 32 (03) :584-588
[10]  
Hwang H., 1990, International Electron Devices Meeting 1990. Technical Digest (Cat. No.90CH2865-4), P421, DOI 10.1109/IEDM.1990.237142