Modeling and characterization of quantization, polysilicon depletion, and direct tunneling effects in MOSFETs with ultrathin oxides

被引:165
作者
Lo, SH [1 ]
Buchanan, DA
Taur, Y
机构
[1] IBM Corp, Microelect Div, E Fishkill Facil, Fishkill, NY 12533 USA
[2] IBM Corp, Div Res, Thomas J Watson Res Ctr, Yorktown Heights, NY 10598 USA
关键词
D O I
10.1147/rd.433.0327
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The electrical characteristics (C-V and I-V) of n(+)- and p(+)-polysilicon-gated ultrathin-oxide capacitors and FETs were studied extensively to determine oxide thickness and to evaluate tunneling current. A quantum-mechanical model was developed to help understand finite inversion layer width, threshold voltage shift, and polysilicon gate depletion effects. It allows a consistent determination of the physical oxide thickness based on an excellent agreement between the measured and modeled C-V curves. With a chip standby power of less than or equal to 0.1 W per chip, direct tunneling current can be tolerated down to an oxide thickness of 15-20 Angstrom. However, transconductance reduction due to polysilicon depletion and finite inversion layer width effects becomes more severe for thinner oxides. The quantum-mechanical model predicts higher threshold voltage than the classical model, and the difference increases with the electric field strength at the silicon/oxide interface.
引用
收藏
页码:327 / 337
页数:11
相关论文
共 22 条
[1]  
[Anonymous], 1989, Quantum phenomena
[2]   TRANSCONDUCTANCE DEGRADATION IN THIN-OXIDE MOSFETS [J].
BACCARANI, G ;
WORDEMAN, MR .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1983, 30 (10) :1295-1304
[3]  
Collin R., 1991, FIELD THEORY GUIDED
[4]   Gate capacitance attenuation in MOS devices with thin gate dielectrics [J].
Krisch, KS ;
Bude, JD ;
Manchanda, L .
IEEE ELECTRON DEVICE LETTERS, 1996, 17 (11) :521-524
[5]   ANALYSIS OF C-V DATA IN ACCUMULATION REGIME OF MIS STRUCTURES [J].
LEHOVEC, K ;
LIN, ST .
SOLID-STATE ELECTRONICS, 1976, 19 (12) :993-996
[6]   Quantum-mechanical modeling of electron tunneling current from the inversion layer of ultra-thin-oxide nMOSFET's [J].
Lo, SH ;
Buchanan, DA ;
Taur, Y ;
Wang, W .
IEEE ELECTRON DEVICE LETTERS, 1997, 18 (05) :209-211
[7]   TUNNELING IN THIN MOS STRUCTURES [J].
MASERJIAN, J .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY, 1974, 11 (06) :996-1003
[8]   DETERMINATION OF MOS OXIDE CAPACITANCE [J].
MCNUTT, MJ ;
SAH, CT .
JOURNAL OF APPLIED PHYSICS, 1975, 46 (09) :3909-3913
[10]  
MOMOSE HS, 1994, INTERNATIONAL ELECTRON DEVICES MEETING 1994 - IEDM TECHNICAL DIGEST, P593, DOI 10.1109/IEDM.1994.383340