A high-resolution time interpolator based on a delay locked loop and an RC delay line

被引:95
作者
Mota, M [1 ]
Christiansen, J
机构
[1] High Energy Phys Lab, P-1000 Lisbon, Portugal
[2] CERN, European Ctr Particle Phys, CH-1211 Geneva 23, Switzerland
关键词
code density test; delay locked loop; high-resolution time measurement; RC delay line; time calibration; time to digital converter;
D O I
10.1109/4.792603
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An architecture for a time interpolation circuit with an rms error of similar to 25 ps has been developed in a 0.7-mu m CMOS technology. It is based on a delay locked loop (DLL) driven by a 160-MHz reference clock and a passive RC delay line controlled by an autocalibration circuit. Start-up calibration of the RC delay line is performed using code density tests (CDT), The very small temperature/voltage dependence of R and C parameters and the self-calibrating DLL results in a low-power, high-resolution time interpolation circuit in a standard digital CMOS technology.
引用
收藏
页码:1360 / 1366
页数:7
相关论文
共 11 条
[1]   A time digitizer CMOS gate-array with a 250 ps time resolution [J].
Arai, Y ;
Ikeno, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (02) :212-220
[2]   An integrated high resolution CMOS timing generator based on an array of delay locked loops [J].
Christiansen, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (07) :952-957
[3]   FULL-SPEED TESTING OF A/D CONVERTERS [J].
DOERNBERG, J ;
LEE, HS ;
HODGES, DA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (06) :820-827
[4]   A VARIABLE DELAY-LINE PLL FOR CPU - COPROCESSOR SYNCHRONIZATION [J].
JOHNSON, MG ;
HUDSON, EL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (05) :1218-1223
[5]  
KNOTTS TA, P IEEE ISSCC 94, V37, P58
[6]   NONLINEARITY ANALYSIS OF RESISTOR STRING A-D CONVERTERS [J].
KUBOKI, S ;
KATO, K ;
MIYAKAWA, N ;
MATSUBARA, K .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1982, 29 (06) :383-390
[7]   AN INTEGRATED 16-CHANNEL CMOS TIME TO DIGITAL CONVERTER [J].
LJUSLIN, C ;
CHRISTIANSEN, J ;
MARCHIORO, A ;
KLINGSHEIM, O .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1994, 41 (04) :1104-1108
[8]  
MOTA M, P IEEE ICES 98, V1, P409
[9]  
PELGROM M, 1989, IEEE J SOLID-ST CIRC, V24, P1429
[10]   THE USE OF STABILIZED CMOS DELAY-LINES FOR THE DIGITIZATION OF SHORT-TIME INTERVALS [J].
RAHKONEN, TE ;
KOSTAMOVAARA, JT .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (08) :887-894