High-performance 0.1-μm gate enhancement-mode InAlAs InGaAs HEMT's using two-step recessed gate technology

被引:52
作者
Suemitsu, T [1 ]
Yokoyama, H [1 ]
Umeda, Y [1 ]
Enoki, T [1 ]
Ishii, Y [1 ]
机构
[1] NTT, Photon Labs, Kanagawa 2430198, Japan
关键词
FET's; indium materials devices; MODFET's; plasma materials-processing applications;
D O I
10.1109/16.766866
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Novel approach for making high-performance enhancement-mode InAlAs/InGaAs HEMT's (E-HEMT's) are described for the first time. Most important issue for the fabrication of E-HEMT's is the suppression of the parasitic resistance due to side-etching around the gate periphery during gate recess etching. Two-step recessed gate technology is utilized for this purpose. The first step of the gate recess etching removes cap layers wet-chemically down to an InP recess-stopping layer and the second step removes only the recess-stopping layer by Ar plasma etching. The parasitic component for source resistance is successfully reduced to less than 0.35 Omega-mm. Etching selectivities for both steps are sufficient not to degrade uniformity of devices on the wafer. The resulting structure achieves a positive threshold voltage of 49.0 mV with high transconductance. Due to the etching selectivity, the standard deviation of the threshold voltage is as small as 13.3 mV on a 3-in wafer. A cutoff frequency of 208 GHz is obtained for the 0.1-mu m gate E-HEMT's. This is therefore one of the promising devices for ultra-high-speed applications.
引用
收藏
页码:1074 / 1080
页数:7
相关论文
共 27 条
[11]   HIGH-SPEED AND LARGE NOISE MARGIN TOLERANCE E/D LOGIC GATES WITH LDD STRUCTURE DMTS FABRICATED USING SELECTIVE RIE TECHNOLOGY [J].
HIDA, H ;
TSUKADA, Y ;
OGAWA, Y ;
TOYOSHIMA, H ;
FUJII, M ;
SHIBAHARA, K ;
KOHNO, M ;
NOZAKI, T .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1989, 36 (10) :2223-2230
[12]   ANISOTYPE, ENHANCEMENT-MODE, HETEROJUNCTION GATE FIELD-EFFECT TRANSISTORS [J].
LIN, CL ;
WIEDER, HH ;
ZULEEG, R .
ELECTRONICS LETTERS, 1990, 26 (13) :846-847
[13]  
MAEZAWA K, 1997, INT C SOL STAT DEV M, P408
[14]   0.3-mu m gate-length enhancement-mode InAlAs/InGaAs/InP high-electron mobility transistor [J].
Mahajan, A ;
Arafa, M ;
Fay, P ;
Caneau, C ;
Adesida, I .
IEEE ELECTRON DEVICE LETTERS, 1997, 18 (06) :284-286
[15]   Fabrication and characterization of an InAlAs/InGaAs/InP ring oscillator using integrated enhancement- and depletion-mode high-electron mobility transistors [J].
Mahajan, A ;
Cueva, G ;
Arafa, M ;
Fay, P ;
Adesida, I .
IEEE ELECTRON DEVICE LETTERS, 1997, 18 (08) :391-393
[16]  
MAHAJAN A, 1996, 54 ANN DEV RES C SAN, P132
[17]  
MATSUZAKIH, 1997, INT C SOL STAT DEV M, P570
[18]   NEW CONTINUOUS HETEROSTRUCTURE FIELD-EFFECT-TRANSISTOR MODEL AND UNIFIED PARAMETER EXTRACTION TECHNIQUE [J].
MOON, BJ ;
BYUN, YH ;
LEE, K ;
SHUR, M .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1990, 37 (04) :908-919
[19]   50-NM SELF-ALIGNED-GATE PSEUDOMORPHIC ALINAS GAINAS HIGH ELECTRON-MOBILITY TRANSISTORS [J].
NGUYEN, LD ;
BROWN, AS ;
THOMPSON, MA ;
JELLOIAN, LM .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1992, 39 (09) :2007-2014
[20]  
SASAKI H, 1995, P 7 INT C INP REL MA, P745