共 13 条
[1]
30nm physical gate length CMOS transistors with 1.0 ps n-MOS and 1.7 ps p-MOS gate delays
[J].
INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST,
2000,
:45-48
[2]
Ultra low energy arsenic implant limits on sheet resistance and junction depth
[J].
2000 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS,
2000,
:112-113
[3]
MEHROTRA M, 1999, IEDM TECH DIG, P623
[4]
MOMIYAMA Y, 1999, VLSI S, P67
[5]
Intra-level mix-and-match lithography process for fabricating sub-100-nm complementary metal-oxide-semiconductor devices using the JBX-9300FS point-electron-beam system
[J].
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS,
2000, 39 (12B)
:6843-6848
[6]
A 70 nm gate length CMOS technology with 1.0 V operation
[J].
2000 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS,
2000,
:14-15
[7]
Shishiguchi S, 1997, 1997 SYMPOSIUM ON VLSI TECHNOLOGY, P89, DOI 10.1109/VLSIT.1997.623709
[8]
25 nm CMOS design considerations
[J].
INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST,
1998,
:789-792
[9]
TSUJI K, 1999, VLSI S, P9
[10]
An ultra-low resistance and thermally stable W/pn-poly-Si gate CMOS technology using Si/TiN buffer layer
[J].
INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST,
1998,
:393-396