Sub-50-nm physical gate length CMOS technology and beyond using steep halo

被引:27
作者
Wakabayashi, H [1 ]
Ueki, M
Narihiro, M
Fukai, T
Ikezawa, N
Matsuda, T
Yoshida, K
Takeuchi, K
Ochiai, Y
Mogami, T
Kunio, T
机构
[1] NEC Corp Ltd, Silicon Syst Res Labs, Kanagawa 2291198, Japan
[2] NEC Corp Ltd, ULSI Device Dev Div, Kanagawa 2291198, Japan
关键词
CMOS; halo; reverse-order source/drain formation; source/drain extensions; spike annealing; sub-50-nm;
D O I
10.1109/16.974754
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
ddSub-50-nm CMOS devices are investigated using steep halo and shallow source/drain extensions. By using a highramp-rate spike annealing (HRR-SA) process and high-dose halo, 45-nm CMOS devices are fabricated with drive currents of 650 and 300 muA/mum for an off current of less than 10 nA/mum at 1.2 V with T. (inv)(ox) = 2.5 nm. For an off current less than 300 nA/mum, 33-nm pMOSFETs have a high drive current of 400 muA/mum. Short-channel effect and reverse short-channel effect are suppressed simultaneously by using the HRR-SA process to activate a source/drain extension (SDE) after forming a deep source/drain (S/D). This process sequence is defined as a reverse-order S/D (R-S/D) formation. By using this formation, 24-nm nMOSFETs are achieved with a high drive current of 800 muA/mum for an off current of less than 300 nA/mum at 1.2 V. This high drive current might be a result of a steep halo structure reducing the spreading resistance of source/drain extensions.
引用
收藏
页码:89 / 95
页数:7
相关论文
共 13 条
[1]   30nm physical gate length CMOS transistors with 1.0 ps n-MOS and 1.7 ps p-MOS gate delays [J].
Chau, R ;
Kavalieros, J ;
Roberds, B ;
Schenker, R ;
Lionberger, D ;
Barlage, D ;
Doyle, B ;
Arghavani, R ;
Murthy, A ;
Dewey, G .
INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, :45-48
[2]   Ultra low energy arsenic implant limits on sheet resistance and junction depth [J].
Kasnavi, R ;
Griffin, PB ;
Plummer, JD .
2000 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2000, :112-113
[3]  
MEHROTRA M, 1999, IEDM TECH DIG, P623
[4]  
MOMIYAMA Y, 1999, VLSI S, P67
[5]   Intra-level mix-and-match lithography process for fabricating sub-100-nm complementary metal-oxide-semiconductor devices using the JBX-9300FS point-electron-beam system [J].
Narihiro, M ;
Wakabayashi, H ;
Ueki, M ;
Arai, K ;
Ogura, T ;
Ochiai, Y ;
Mogami, T .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2000, 39 (12B) :6843-6848
[6]   A 70 nm gate length CMOS technology with 1.0 V operation [J].
Ono, A ;
Fukasaku, K ;
Matsuda, T ;
Fukai, T ;
Ikezawa, N ;
Imai, K ;
Horiuchi, T .
2000 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2000, :14-15
[7]  
Shishiguchi S, 1997, 1997 SYMPOSIUM ON VLSI TECHNOLOGY, P89, DOI 10.1109/VLSIT.1997.623709
[8]   25 nm CMOS design considerations [J].
Taur, Y ;
Wann, CH ;
Frank, DJ .
INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, :789-792
[9]  
TSUJI K, 1999, VLSI S, P9
[10]   An ultra-low resistance and thermally stable W/pn-poly-Si gate CMOS technology using Si/TiN buffer layer [J].
Wakabayashi, H ;
Yamamoto, T ;
Yoshida, T ;
Soda, E ;
Tokunaga, K ;
Mogami, T ;
Kunio, T .
INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, :393-396