A study of the threshold voltage variation for ultra-small bulk and SOICMOS

被引:58
作者
Takeuchi, K [1 ]
Koh, R [1 ]
Mogami, T [1 ]
机构
[1] NEC Corp Ltd, Silicon Syst Res Labs, Kanagawa 2291198, Japan
关键词
circuit analysis; CMOSFET circuits; MOSFETs; semiconductor impurities; silicon on insulator technology; thickness control;
D O I
10.1109/16.944188
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper addresses the scalability of bulk CMOS, and the feasibility of intrinsic channel SOI (IC-SOI) CMOS, as an alternative to the bulk, in view of the threshold voltage (V-TH) fluctuations. The impact of dopant-induced V-TH variations on bulk CMOS SRAM operation is evaluated using a newly proposed analytical method. It is estimated that the bulk SRAM performance will be seriously degraded as the channel length approaches 25-30 run even if an elaborate redundancy scheme is used. For the IC-SOI FETs, instead of the dopant fluctuations, silicon thickness variation is a critical issue. However, systematic simulation results show that, by optimizing the FET design, the thickness-induced V-TH variations for both planar single gate and vertical double gate 25 nm IC-SOI FETs will be acceptable, assuming a reasonable thickness deviation range. Therefore, the IC-SOI CMOS is expected to be superior to the bulk counterpart at L = 25 mn. It was also found that optimizing the back bias is necessary for suppressing the V-TH variations of the single gate IC-SOI FETs.
引用
收藏
页码:1995 / 2001
页数:7
相关论文
共 27 条
[1]   Suppression of random dopant-induced threshold voltage fluctuations in sub-0.1-μm MOSFET's with epitaxial and δ-doped channels [J].
Asenov, A ;
Saini, S .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1999, 46 (08) :1718-1724
[2]   Random dopant induced threshold voltage lowering and fluctuations in sub-0.1 μm MOSFET's:: A 3-D "atomistic" simulation study [J].
Asenov, A .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (12) :2505-2513
[3]   Oxide thickness variation induced threshold voltage fluctuations in decanano MOSFETs: a 3D density gradient simulation study [J].
Asenov, A ;
Kaya, S ;
Davies, JH ;
Saini, S .
SUPERLATTICES AND MICROSTRUCTURES, 2000, 28 (5-6) :507-515
[4]   Random telegraph signal amplitudes in sub 100 nm (decanano) MOSFETs: A 3D 'atomistic' simulation study [J].
Asenov, A ;
Balasubramaniam, R ;
Brown, AR ;
Davies, JH ;
Saini, S .
INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, :279-282
[5]  
ASENOV A, 1999, 1999 INT EL DEV M TE, P535
[6]  
FIEGNA C, 1993, P S VLSI TECH, P33
[7]  
Fukuma M., 1988, 1988 Symposium on VLSI Technology. Digest of Technical Papers, P7
[8]  
Hagiwara T., 1982, 1982 Symposium on VLSI Technology. Digest of Papers, P46
[9]   IMPACT OF THE VERTICAL SOI DELTA STRUCTURE ON PLANAR DEVICE TECHNOLOGY [J].
HISAMOTO, D ;
KAGA, T ;
TAKEDA, E .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1991, 38 (06) :1419-1424
[10]   FUNDAMENTAL LIMITATIONS IN MICROELECTRONICS .1. MOS TECHNOLOGY [J].
HOENEISEN, B ;
MEAD, CA .
SOLID-STATE ELECTRONICS, 1972, 15 (07) :819-+