Limits on silicon nanoelectronics for terascale integration

被引:286
作者
Meindl, JD [1 ]
Chen, Q [1 ]
Davis, JA [1 ]
机构
[1] Georgia Inst Technol, Microelect Res Ctr, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
D O I
10.1126/science.293.5537.2044
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
Throughout the past four decades, silicon semiconductor technology has advanced at exponential rates in both performance and productivity. Concerns have been raised, however, that the limits of silicon technology may soon be reached. Analysis of fundamental, material, device, circuit, and system limits reveals that silicon technology has an enormous remaining potential to achieve terascale integration (TSI) of more than I trillion transistors per chip. Such massive-scale integration is feasible assuming the development and economical mass production of double-gate metal-oxide-semiconductor field effect transistors with gate oxide thickness of about 1 nanometer, silicon channel thickness of about 3 nanometers, and channel length of about 10 nanometers. The development of interconnecting wires for these transistors presents a major challenge to the achievement of nanoelectronics for TSI.
引用
收藏
页码:2044 / 2049
页数:6
相关论文
共 20 条
[1]   A minimum total power methodology for projecting limits on CMOS GSI [J].
Bhavnagarwala, AJ ;
Austin, BL ;
Bowman, KA ;
Meindl, JD .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (03) :235-251
[2]  
BOWMAN KA, 1998, IEEE T ELECTRON DEV, V45, P580
[3]  
Chen Q. B., COMMUNICATION
[4]   Compact distributed RLC interconnect models - Part I: Single line transient, time delay, and overshoot expressions [J].
Davis, JA ;
Meindl, JD .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (11) :2068-2077
[5]   Compact distributed RLC interconnect models - Part II: Coupled line transient expressions and peak crosstalk in multilevel networks [J].
Davis, JA ;
Meindl, JD .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (11) :2078-2087
[6]   A stochastic wire-length distribution for gigascale integration (GSI) - Part II: Applications to clock frequency, power dissipation, and chip size estimation [J].
Davis, JA ;
De, VK ;
Meindl, JD .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (03) :590-597
[7]   Device scaling limits of Si MOSFETs and their application dependencies [J].
Frank, DJ ;
Dennard, RH ;
Nowak, E ;
Solomon, PM ;
Taur, Y ;
Wong, HSP .
PROCEEDINGS OF THE IEEE, 2001, 89 (03) :259-288
[8]  
HAKEN H, 1984, ATOMIC QUANTUM PHYSI, pCH7
[9]   Fundamental limits of silicon technology [J].
Keyes, RW .
PROCEEDINGS OF THE IEEE, 2001, 89 (03) :227-239
[10]  
KEYES RW, 1961, P IBM J RES DEV, V5, P183