共 114 条
[71]
Morimura H, 1996, 1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, P61, DOI 10.1109/LPE.1996.542731
[72]
Morishita F, 1995, 1995 SYMPOSIUM ON VLSI TECHNOLOGY, P141, DOI 10.1109/VLSIT.1995.520897
[74]
Nakagome Y., 1990, 1990 Symposium on VLSI Circuits. Digest of Technical Papers (Cat. N.90CH2885-2), P17, DOI 10.1109/VLSIC.1990.111076
[75]
NAKAGOME Y, 1990, ESSCIRC 90, P157
[76]
NAKAGOME Y, 1992, S VLSI CIRC JUN, P82
[77]
NAKAZATO K, 2000, IEEE INT SOL STAT CI, P132
[78]
Narendra S, 2001, ISLPED'01: PROCEEDINGS OF THE 2001 INTERNATIONAL SYMPOSIUM ON LOWPOWER ELECTRONICS AND DESIGN, P195, DOI 10.1109/LPE.2001.945400
[79]
A 1.9-μm2 loadless CMOS four-transistor SRAM cell in a 0.18-μm logic technology
[J].
INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST,
1998,
:643-646
[80]
Oowaki Y., 1998, PROC INT SOLID STATE, P88