Review and future prospects of low-voltage RAM circuits

被引:89
作者
Nakagome, Y
Horiguchi, M
Kawahara, T
Itoh, K
机构
[1] Renesas Technol Corp, Kodaira, Tokyo 1878588, Japan
[2] Hitachi Ltd, Cent Res Lab, Tokyo 1858601, Japan
关键词
SUBTHRESHOLD-CURRENT REDUCTION; SUPPLY VOLTAGE; CMOS CIRCUIT; DRAM; MICROPROCESSOR; TECHNOLOGY; SCHEME; SRAM;
D O I
10.1147/rd.475.0525
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes low-voltage random-access memory (RAM) cells and peripheral circuits for standalone and embedded RAMs, focusing on stable operation and reduced subthreshold current in standby and active modes. First, technology trends in low-voltage dynamic RAMs (DRAMs) and static RAMs (SRAMs) are reviewed and the challenges of low-voltage RAMs in terms of cell signal charge are clarified, including the necessary threshold voltage, V-T, and its variations in the MOS field-effect transistors (MOSFETs) of RAM cells and sense amplifiers, leakage currents (subthreshold current and gate-tunnel current), and speed variations resulting from design parameter variations. Second, developments in conventional RAM cells and emerging cells, such as DRAM gain cells and leakage-immune SRAM cells, are discussed from the viewpoints of cell area, operating voltage, and leakage currents of MOSFETs. Third, the concepts proposed to date to reduce subthreshold current and the advantages of RAMs with respect to reducing the subthreshold current are summarized, including their applications to RAM circuits to reduce the current in standby and active modes, exemplified by DRAMs. After this, design issues in other peripheral circuits, such as sense amplifiers and low-voltage supporting circuits, are discussed, as are power management to suppress speed variations and reduce the power of power-aware systems, and testing. Finally, future prospects based on the above discussion are examined.
引用
收藏
页码:525 / 552
页数:28
相关论文
共 114 条
[101]  
TAKEMAE Y, 1985, ISSCC, P250
[102]   A study of the threshold voltage variation for ultra-small bulk and SOICMOS [J].
Takeuchi, K ;
Koh, R ;
Mogami, T .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (09) :1995-2001
[103]   CMOS scaling into the nanometer regime [J].
Taur, Y ;
Buchanan, DA ;
Chen, W ;
Frank, DJ ;
Ismail, KE ;
Lo, SH ;
SaiHalasz, GA ;
Viswanathan, RG ;
Wann, HJC ;
Wind, SJ ;
Wong, HS .
PROCEEDINGS OF THE IEEE, 1997, 85 (04) :486-504
[104]  
VANDERMEER PR, 2002, P ESSCIRC SEPT, P663
[105]  
WEISS D, 2002, ISSCC, P112
[106]  
WENTAI W, 2001, P INT S VLSI TECHN S, P307
[107]  
Wicht B, 2003, ISSCC DIG TECH PAP I, V46, P462
[108]   An embedded DRAM technology on SOI/bulk hybrid substrate formed with SEG process for high-end SOC application [J].
Yamada, T ;
Takahashi, K ;
Oyamatsu, H ;
Nagano, H ;
Sato, T ;
Mizushima, I ;
Nitta, S ;
Hojo, T ;
Kokubun, K ;
Yasumoto, K ;
Matsubara, Y ;
Yoshida, T ;
Yamada, S ;
Tsunashima, Y ;
Saito, Y ;
Nadahara, S ;
Katsumata, Y ;
Yoshimi, M ;
Ishiuchi, H .
2002 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2002, :112-113
[109]   Low voltage circuit design techniques for battery-operated and/or giga-scale DRAM's [J].
Yamagata, T ;
Tomishima, S ;
Tsukude, M ;
Tsuruda, T ;
Hashizume, Y ;
Arimoto, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (11) :1183-1188
[110]   0.4-V logic library friendly SRAM array using rectangular-diffusion cell and delta-boosted-array-voltage scheme [J].
Yamaoka, M ;
Osada, K ;
Ishibashi, K .
2002 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2002, :170-173