共 114 条
[101]
TAKEMAE Y, 1985, ISSCC, P250
[104]
VANDERMEER PR, 2002, P ESSCIRC SEPT, P663
[105]
WEISS D, 2002, ISSCC, P112
[106]
WENTAI W, 2001, P INT S VLSI TECHN S, P307
[107]
Wicht B, 2003, ISSCC DIG TECH PAP I, V46, P462
[108]
An embedded DRAM technology on SOI/bulk hybrid substrate formed with SEG process for high-end SOC application
[J].
2002 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS,
2002,
:112-113
[110]
0.4-V logic library friendly SRAM array using rectangular-diffusion cell and delta-boosted-array-voltage scheme
[J].
2002 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS,
2002,
:170-173