Review and future prospects of low-voltage RAM circuits

被引:88
作者
Nakagome, Y
Horiguchi, M
Kawahara, T
Itoh, K
机构
[1] Renesas Technol Corp, Kodaira, Tokyo 1878588, Japan
[2] Hitachi Ltd, Cent Res Lab, Tokyo 1858601, Japan
关键词
SUBTHRESHOLD-CURRENT REDUCTION; SUPPLY VOLTAGE; CMOS CIRCUIT; DRAM; MICROPROCESSOR; TECHNOLOGY; SCHEME; SRAM;
D O I
10.1147/rd.475.0525
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes low-voltage random-access memory (RAM) cells and peripheral circuits for standalone and embedded RAMs, focusing on stable operation and reduced subthreshold current in standby and active modes. First, technology trends in low-voltage dynamic RAMs (DRAMs) and static RAMs (SRAMs) are reviewed and the challenges of low-voltage RAMs in terms of cell signal charge are clarified, including the necessary threshold voltage, V-T, and its variations in the MOS field-effect transistors (MOSFETs) of RAM cells and sense amplifiers, leakage currents (subthreshold current and gate-tunnel current), and speed variations resulting from design parameter variations. Second, developments in conventional RAM cells and emerging cells, such as DRAM gain cells and leakage-immune SRAM cells, are discussed from the viewpoints of cell area, operating voltage, and leakage currents of MOSFETs. Third, the concepts proposed to date to reduce subthreshold current and the advantages of RAMs with respect to reducing the subthreshold current are summarized, including their applications to RAM circuits to reduce the current in standby and active modes, exemplified by DRAMs. After this, design issues in other peripheral circuits, such as sense amplifiers and low-voltage supporting circuits, are discussed, as are power management to suppress speed variations and reduce the power of power-aware systems, and testing. Finally, future prospects based on the above discussion are examined.
引用
收藏
页码:525 / 552
页数:28
相关论文
共 114 条
[81]  
Osada K, 2003, ISSCC DIG TECH PAP I, V46, P302
[82]   A 0.135 μm2 6F2 trench-sidewall vertical device cell for 4Gb/16Gb DRAM [J].
Radens, CJ ;
Gruening, U ;
Mandelman, JA ;
Seitz, M ;
Dyer, T ;
Lea, D ;
Casarotto, D ;
Clevenger, L ;
Nesbit, L ;
Malik, R ;
Halle, S ;
Kudelka, S ;
Tews, H ;
Divakaruni, R ;
Sim, J ;
Strong, A ;
Tibbel, D ;
Arnold, N ;
Bukofsky, S ;
Preuninger, J ;
Kunkel, G ;
Bronner, G .
2000 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2000, :80-81
[83]  
ROY K, 2002, P VLSI CIRC SHORT CO
[84]   SUBTHRESHOLD-CURRENT REDUCTION CIRCUITS FOR MULTIGIGABIT DRAMS [J].
SAKATA, T ;
ITOH, K ;
HORIGUCHI, M ;
AOKI, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (07) :761-769
[85]  
SAKATA T, 1993, P ESSCIRC SEPT, P131
[86]  
SANCHEZ H, 1999, IEEE ISSCC, P276
[87]   A 500-MHz pipelined burst SRAM with improved SER immunity [J].
Sato, H ;
Wada, T ;
Ohbayashi, S ;
Kozaru, K ;
Okamoto, Y ;
Higashide, Y ;
Shimizu, T ;
Maki, Y ;
Morimoto, R ;
Otoi, H ;
Koga, T ;
Honda, H ;
Taniguci, M ;
Arita, Y ;
Shiomi, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (11) :1571-1579
[88]  
SATO H, 2003, ISSCC FEBR, P110
[89]   A low-impedance open-bitline array for multigigabit DRAM [J].
Sekiguchi, T ;
Itoh, K ;
Takahashi, T ;
Sugaya, M ;
Fujisawa, H ;
Nakamura, M ;
Kajigaya, K ;
Kimura, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (04) :487-498
[90]  
*SEM IND ASS, 2002, INT TECHN ROADM SEM