State-of-the-art flash memory devices and post-flash emerging memories

被引:4
作者
Lu ChihYuan [1 ]
Lue HangTing [1 ]
Chen YiChou [1 ]
机构
[1] Macronix Int Co Ltd, Hsinchu 300, Taiwan
关键词
non-volatile memory; charge-trapping (CT) device; NOR Flash; NAND Flash; BE-SONOS; 3D NAND; VG NAND; FeRAM; MRAM; ReRAM; PERFORMANCE; TECHNOLOGY; LAYER;
D O I
10.1007/s11432-011-4221-z
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Although conventional Floating gate (FG) flash memory has recently gone into the 2X nm node, the technology challenges are formidable below 20 nm. Charge-trapping (CT) devices are promising to scale beyond 20 nm but below 10 nm both CT and FG devices hold too few electrons for robust MLC (multi-level cell, or more than one bit storage per cell) storage. However, due to the simpler structure and its more robust storage (not sensitive to tunnel oxide defects since charges are stored in deep trap levels), CT is much more desirable than FG in 3D stackable Flash memory. Optimistically, 3D CT Flash memory may allow the density increase to continue for at least another decade beyond the 1Xnm node. In this paper, we review the current status of FG devices, their scaling challenges, and the operation principles of CT devices and several variations such as MANOS and BE-SONOS. We will then discuss various 3D memory architectures, technology challenges and address the poly-silicon thin film transistor (TFT) issues. Devices that do not rely on charge storage are naturally not limited by the number of electrons, thus promise further scaling below 10 nm. Several of the most promising post-flash era devices, their operation principle and critical issues are reviewed. (One of them, phase change memory, will be covered in a separate article thus not included here.) Their potential applications and challenges for 3D stacking are critically examined.
引用
收藏
页码:1039 / 1060
页数:22
相关论文
共 69 条
[1]   A novel resistance memory with high scalability and nanosecond switching [J].
Aratani, K. ;
Ohba, K. ;
Mizuguchi, T. ;
Yasuda, S. ;
Shiimoto, T. ;
Tsushima, T. ;
Sone, T. ;
Endo, K. ;
Kouchiyama, A. ;
Sasaki, S. ;
Maesaka, A. ;
Yamada, N. ;
Narisawa, H. .
2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2007, :783-786
[2]   Highly scalable non-volatile resistive memory using simple binary oxide driven by asymmetric unipolar voltage pulses [J].
Baek, IG ;
Lee, MS ;
Seo, S ;
Lee, MJ ;
Seo, DH ;
Suh, DS ;
Park, JC ;
Park, SO ;
Kim, HS ;
Yoo, IK ;
Chung, UI ;
Moon, JT .
IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, :587-590
[3]   'Memristive' switches enable 'stateful' logic operations via material implication [J].
Borghetti, Julien ;
Snider, Gregory S. ;
Kuekes, Philip J. ;
Yang, J. Joshua ;
Stewart, Duncan R. ;
Williams, R. Stanley .
NATURE, 2010, 464 (7290) :873-876
[4]  
CABRAL C, 2007, APPL PHYS LETT, V90
[5]  
Chen A, 2005, INT EL DEVICES MEET, P765
[6]  
CHEN YC, 2010, INT C SOL STAT INT C
[7]  
CHEN YC, 2006, IEDM, P777
[8]  
Chevallier Christophe J., 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P260, DOI 10.1109/ISSCC.2010.5433945
[9]   Unipolar Switching Behaviors of RTO WOX RRAM [J].
Chien, W. C. ;
Chen, Y. C. ;
Lai, E. K. ;
Yao, Y. D. ;
Lin, P. ;
Horng, S. F. ;
Gong, J. ;
Chou, T. H. ;
Lin, H. M. ;
Chang, M. N. ;
Shih, Y. H. ;
Hsieh, K. Y. ;
Liu, R. ;
Lu, Chih-Yuan .
IEEE ELECTRON DEVICE LETTERS, 2010, 31 (02) :126-128
[10]  
CHIEN WC, 2009, 2009 INT C SOL STAT, P1206