A 3.3-V, 4-Mb nonvolatile ferroelectric RAM with selectively driven double-pulsed plate read/write-back scheme

被引:20
作者
Chung, YB [1 ]
Jeon, BG [1 ]
Suh, KD [1 ]
机构
[1] Samsung Elect Co Ltd, Memory Prod & Technol Div, Non Volatile Memory Design Team, Kyunggi 449900, South Korea
关键词
architecture; cell plate; double-pulsed plate; ferroelectric random-access memory (FRAM); ferroelectrics; memory; nonvolatile; open bitline; power-off data protection; reference voltage generator;
D O I
10.1109/4.841494
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents, for the first time, a 4-Mb ferroelectric random-access memory, which has been designed and fabricated with 0.6-mu m ferroelectric storage cell integrated CMOS technology, In order to achieve a stable cell operation, novel design techniques robust to instable cell capacitors are proposed: 1) double-pulsed plate read/write-back scheme; 2) complementary data preset reference circuitry; 3) relaxation/fatigue/imprint-free reference voltage generator; 4) open bitline cell array; 5) unintentional power-off data protection scheme. Additionally, to improve cell array layout efficiency; and 6) selectively driven cell plate scheme has been devised. The prototype chip incorporating these circuit schemes shows 75-ns access time and 21-mA active current at 3.3 V, 25 degrees C, 110-ns minimum cycle. The die size is 116 mm(2) using 9 mu m(2), one-transistor/one capacitor-based memory cell, twin-well, single-poly, single-tungsten, and double-Al process technology.
引用
收藏
页码:697 / 704
页数:8
相关论文
共 12 条
[1]  
BRAUN G, 1999, S VLSI CIRC, P99
[2]  
Fukushima T., 1996, S VLSI CIRC, P46
[3]   2-v/100-ns 1T/1C nonvolatile ferroelectric memory architecture with bitline-driven read scheme and nonrelaxation reference cell [J].
Hirano, H ;
Honda, T ;
Moriwaki, N ;
Nakakuma, T ;
Inoue, A ;
Nakane, G ;
Chaya, S ;
Sumi, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (05) :649-654
[4]  
KANG HB, 1999, ISSCC, P108
[5]   A 60-ns 1-Mb nonvolatile ferroelectric memory with a nondriven cell plate line write/read scheme [J].
Koike, H ;
Otsuki, T ;
Kimura, T ;
Fukuma, M ;
Hayashi, Y ;
Maejima, Y ;
Amanuma, K ;
Tanabe, N ;
Matsuki, T ;
Saito, S ;
Takeuchi, T ;
Kobayashi, S ;
Kunio, T ;
Hase, T ;
Miyasaka, Y ;
Shohata, N ;
Takada, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (11) :1625-1634
[6]  
KRAUS W, 1998, S VLSI CIRC, P242
[7]  
Miyamoto Tomoko, 1999, ISSCC, P104
[8]  
SUMI T, 1994, ISSCC, P268
[9]   High-density chain ferroelectric random access memory (chain FRAM) [J].
Takashima, D ;
Kunishima, I .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (05) :787-792
[10]   FRAM cell design with high immunity to fatigue and imprint for 0.5μm 3V 1T1C 1M bit FRAM [J].
Tanaka, S ;
Ogiwara, R ;
Itoh, Y ;
Miyakawa, T ;
Takeuchi, Y ;
Doumae, S ;
Takenaka, H ;
Kamata, H .
INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, :359-362