Stress management in sub-90-nm transistor architecture

被引:34
作者
Arghavani, R [1 ]
Yuan, Z
Ingle, N
Jung, KB
Seamons, M
Venkataraman, S
Banthia, V
Lija, K
Leon, P
Karunasiri, G
Yoon, S
Mascarenhas, A
机构
[1] Appl Mat Inc, Santa Clara, CA 95054 USA
[2] Mixed Technol Assoc, Newark, CA 94560 USA
[3] USN, Postgrad Sch, Dept Phys, Monterey, CA 93943 USA
[4] Natl Renewable Energy Lab, Golden, CO 80401 USA
关键词
dielectric films; semiconductor device fabrication; semiconductor films;
D O I
10.1109/TED.2004.835993
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief focuses on the physical characteristics of three dielectric films which can induce a significant degree of tensile or compressive stress in the channel of a sub-90-nm node MOS structure. Manufacturable and highly reliable oxide films have demonstrated, based on simulation, the ability to induce greater than 1.5-GPa tensile stress in the Si channel, when used as shallow trench isolation (STI) fill. Low-temperature blanket nitride films with a stress range of 2 GPa compressive to greater than 1.4 GPa tensile were also developed to enhance performance in both PMOS and NMOS devices. Combined with a tensile first interlayer dielectric film, the stress management and optimization of the above films can yield significant performance improvement without additional cost, or integration complexities.
引用
收藏
页码:1740 / 1743
页数:4
相关论文
共 13 条
[1]  
[Anonymous], 2003, IEEE INT ELECT DEVIC
[2]   INTRINSIC OPTICAL ABSORPTION IN GERMANIUM-SILICON ALLOYS [J].
BRAUNSTEIN, R ;
MOORE, AR ;
HERMAN, F .
PHYSICAL REVIEW, 1958, 109 (03) :695-710
[3]   STRUCTURAL ORDER IN SI-N AND SI-N-O FILMS PREPARED BY PLASMA ASSISTED CHEMICAL VAPOR-DEPOSITION PROCESS [J].
BUDHANI, RC ;
PRAKASH, S ;
DOERR, HJ ;
BUNSHAH, RF .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A-VACUUM SURFACES AND FILMS, 1987, 5 (04) :1644-1648
[4]   An improved electron and hole mobility model for general purpose device simulation [J].
Darwish, MN ;
Lentz, JL ;
Pinto, MR ;
Zeitzoff, PM ;
Krutsick, TJ ;
Vuong, HH .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (09) :1529-1538
[5]   STRAIN EFFECTS ON DEVICE CHARACTERISTICS - IMPLEMENTATION IN DRIFT-DIFFUSION SIMULATORS [J].
EGLEY, JL ;
CHIDAMBARRAO, D .
SOLID-STATE ELECTRONICS, 1993, 36 (12) :1653-1664
[6]   SPECULATIONS ON THE ENERGY BAND STRUCTURE OF GE-SI ALLOYS [J].
HERMAN, F .
PHYSICAL REVIEW, 1954, 95 (03) :847-848
[7]  
Hoyt JL, 2002, INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, P23, DOI 10.1109/IEDM.2002.1175770
[8]  
OLDIGES P, 2001, P SISPAD, P292
[9]   A highly dense, high-performance 130nm node CMOS technology for large scale system-on-a-chip applications [J].
Ootsuka, F ;
Wakahara, S ;
Ichinose, K ;
Honzawa, A ;
Wada, S ;
Sato, H ;
Ando, T ;
Ohta, H ;
Watanabe, K ;
Onai, T .
INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, :575-578