Design and integration considerations for end-of-the roadmap ultrashallow junctions

被引:24
作者
Osburn, CM [1 ]
De, I [1 ]
Yee, KF [1 ]
Srivastava, A [1 ]
机构
[1] N Carolina State Univ, Raleigh, NC 27695 USA
来源
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B | 2000年 / 18卷 / 01期
关键词
D O I
10.1116/1.591195
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Device simulations and response surface analysis have been-used to quantify the trade-offs and issues encountered in designing ultrashallow junctions-for the 250-50 nm generations of complimentary metal-oxide-semiconductor ultralarge scale integration, technology. The design of contacting and extension junctions is performed to optimize short channel effects, performance, and reliability, while meeting the National Technology Roadmap for Semiconductors off-state leakage specifications. A maxima in saturated drive current is observed for an intermediate extension junction depth (similar to 20 nm for 100 nm technology): shallower junctions lead to higher series resistance, and deeper junctions result in more severe short channel effects. The gate-to-junction overlap required to preserve drive current was seen to depend on junction abruptness. For a perfectly abrupt junction, it is not necessary for the gate to overlap the junction. Performance depends on many parameters, including: overlap of gate to extension junction, junction capacitance, and parasitic series resistance, which depends on the doping gradient at the junction (spreading resistance), the extension series resistance, and the contact resistance. Extraction of these parameters using I-V or C-V measurements can potentially lead to erroneous conclusions about lateral junction excursion and abruptness. (C) 2000 American Vacuum Society. [S0734-211X(00)05801-7].
引用
收藏
页码:338 / 345
页数:8
相关论文
共 19 条
[1]   GENERALIZED GUIDE FOR MOSFET MINIATURIZATION [J].
BREWS, JR ;
FICHTNER, W ;
NICOLLIAN, EH ;
SZE, SM .
ELECTRON DEVICE LETTERS, 1980, 1 (01) :2-4
[2]   A NEW METHOD TO DETERMINE MOSFET CHANNEL LENGTH [J].
CHERN, JGJ ;
CHANG, P ;
MOTTA, RF ;
GODINHO, N .
ELECTRON DEVICE LETTERS, 1980, 1 (09) :170-173
[3]   Anomalous short-channel effects in 0.1 mu m MOSFETs [J].
Crabbe, E ;
Logan, R ;
Snare, J ;
Agnello, P ;
Sun, J .
IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, :571-574
[4]   An advanced MOSFET design approach and a calibration methodology using inverse modeling that accurately predicts device characteristics [J].
Das, A ;
Newmark, D ;
Clejan, I ;
Foisy, M ;
Sharma, M ;
Venkatesan, S ;
Veeraraghavan, S ;
Misra, V ;
Gadepally, B ;
Parrillo, L .
INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, :687-690
[5]   DESIGN OF ION-IMPLANTED MOSFETS WITH VERY SMALL PHYSICAL DIMENSIONS [J].
DENNARD, RH ;
GAENSSLEN, FH ;
YU, HN ;
RIDEOUT, VL ;
BASSOUS, E ;
LEBLANC, AR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1974, SC 9 (05) :256-268
[6]  
Duvvury C., 1993, International Electron Devices Meeting 1993. Technical Digest (Cat. No.93CH3361-3), P489, DOI 10.1109/IEDM.1993.347304
[7]   A study of ultra shallow junction and tilted channel implantation for high performance 0.1μm pMOSFETs [J].
Goto, K ;
Kase, M ;
Momiyama, K ;
Kurata, H ;
Tanaka, T ;
Deura, M ;
Sanbonsugi, Y ;
Sugii, T .
INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, :631-634
[8]   THE EXTRACTION OF 2-DIMENSIONAL MOS-TRANSISTOR DOPING VIA INVERSE MODELING [J].
KHALIL, N ;
FARICELLI, J ;
BELL, D ;
SELBERHERR, S .
IEEE ELECTRON DEVICE LETTERS, 1995, 16 (01) :17-19
[9]  
LEE ZK, 1999, IEEE T ELECTRON DEV, V46, P160
[10]   ANALYSIS OF THE GATE-VOLTAGE-DEPENDENT SERIES RESISTANCE OF MOSFETS [J].
NG, KK ;
LYNCH, WT .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1986, 33 (07) :965-972