共 54 条
[1]
High electron and hole mobility enhancements in thin-body strained Si/Strained SiGe/strained Si heterostructures on insulator
[J].
IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST,
2004,
:173-176
[2]
Fabrication of strained Si/strained SiGe/strained si heterostructures on insulator by a bond and etch-back technique
[J].
2004 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS,
2004,
:35-36
[3]
ABERG I, 2006, IN PRESS IEEE T ELEC
[4]
Co-integrated dual strained channels on fully depleted sSDOI CMOSFETs with HfO2/TiN gate stack down to 15nm gate length
[J].
2005 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS,
2005,
:223-225
[5]
[Anonymous], 2004, INT TECHNOLOGY ROADM
[6]
[Anonymous], 2003, IEEE INT ELECT DEVIC
[7]
A 65nm logic technology featuring 35nm gate lengths, enhanced channel strain, 8 Cu interconnect layers, low-k ILD and 0.57 μm2 SRAM cell
[J].
IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST,
2004,
:657-660
[8]
Chapman R. A., 1991, International Electron Devices Meeting 1991. Technical Digest (Cat. No.91CH3075-9), P101, DOI 10.1109/IEDM.1991.235414
[9]
CHAPMAN RA, 1988, PUBLIC POLICY ADMIN, V3, P3