Continuous MOSFET performance increase with device scaling: The role of strain and channel material innovations

被引:98
作者
Antoniadis, D. A.
Aberg, I.
Ni Chleirigh, C.
Nayfeh, O. M.
Khakifirooz, A.
Hoyt, J. L.
机构
[1] MIT, Dept Comp Sci & Elect Engn, Cambridge, MA 02139 USA
[2] MIT, Microsyst Technol Labs, Cambridge, MA 02139 USA
关键词
D O I
10.1147/rd.504.0363
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A simple model that links MOSFET performance, in the,form of intrinsic switch delay, to effective carrier velocity in the channel is developed and fitted to historical data. It is shown that nearly continuous carrier velocity increase, most recently via the introduction of process-induced strain, has been responsible,for the device performance increase commensurately with dimensional scaling. The paper further examines channel material innovations that chill be required in order to maintain continued commensurate scaling beyond what can be achieved with process-induced strain, and discusses some of the technological tradeoffs that will have to be faced for their introduction.
引用
收藏
页码:363 / 376
页数:14
相关论文
共 54 条
[1]   High electron and hole mobility enhancements in thin-body strained Si/Strained SiGe/strained Si heterostructures on insulator [J].
Åberg, I ;
Chléirigh, CN ;
Olubuyide, OO ;
Duan, X ;
Hoyt, JL .
IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, :173-176
[2]   Fabrication of strained Si/strained SiGe/strained si heterostructures on insulator by a bond and etch-back technique [J].
Åberg, I ;
Olubuyide, OO ;
Li, J ;
Hull, R ;
Hoyt, JL .
2004 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2004, :35-36
[3]  
ABERG I, 2006, IN PRESS IEEE T ELEC
[4]   Co-integrated dual strained channels on fully depleted sSDOI CMOSFETs with HfO2/TiN gate stack down to 15nm gate length [J].
Andrieu, F ;
Ernst, T ;
Faynot, O ;
Bogumilowicz, Y ;
Hartmann, JM ;
Eymery, J ;
Lafond, D ;
Levaillant, YM ;
Dupré, C ;
Powers, R ;
Fournel, F ;
Fenouillet-Beranger, C ;
Vandooren, A ;
Ghyselen, B ;
Mazure, C ;
Kernevez, N ;
Ghibaudo, G ;
Deleonibus, S .
2005 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2005, :223-225
[5]  
[Anonymous], 2004, INT TECHNOLOGY ROADM
[6]  
[Anonymous], 2003, IEEE INT ELECT DEVIC
[7]   A 65nm logic technology featuring 35nm gate lengths, enhanced channel strain, 8 Cu interconnect layers, low-k ILD and 0.57 μm2 SRAM cell [J].
Bai, P ;
Auth, C ;
Balakrishnan, S ;
Bost, M ;
Brain, R ;
Chikarmane, V ;
Heussner, R ;
Hussein, M ;
Hwang, J ;
Ingerly, D ;
James, R ;
Jeong, J ;
Kenyon, C ;
Lee, E ;
Lee, SH ;
Lindert, N ;
Liu, M ;
Ma, Z ;
Marieb, T ;
Murthy, A ;
Nagisetty, R ;
Natarajan, S ;
Neirynck, J ;
Ott, A ;
Parker, C ;
Sebastian, J ;
Shaheed, R ;
Sivakurnar, S ;
Steigerwald, J ;
Tyagi, S ;
Weber, C ;
Woolery, B ;
Yeoh, A ;
Zhang, K ;
Bohr, M .
IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, :657-660
[8]  
Chapman R. A., 1991, International Electron Devices Meeting 1991. Technical Digest (Cat. No.91CH3075-9), P101, DOI 10.1109/IEDM.1991.235414
[9]  
CHAPMAN RA, 1988, PUBLIC POLICY ADMIN, V3, P3
[10]   Fully depleted strained-SOI n- and p-MOSFETs on bonded SGOI substrates and study of the SiGe/BOX interface [J].
Cheng, ZY ;
Pitera, AJ ;
Lee, ML ;
Jung, JW ;
Hoyt, JL ;
Antoniadis, DA ;
Fitzgerald, EA .
IEEE ELECTRON DEVICE LETTERS, 2004, 25 (03) :147-149