Minimum power and area n-tier multilevel interconnect architectures using optimal repeater insertion

被引:6
作者
Venkatesan, R [1 ]
Davis, JA [1 ]
Bowman, KA [1 ]
Meindl, JD [1 ]
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
来源
ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN | 2000年
关键词
D O I
10.1109/LPE.2000.876776
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Minimum power CMOS ASIC macrocells are designed by minimizing the macrocell area using a new methodology to optimally insert repeaters for n-tier multilevel interconnect architectures. The minimum macrocell area and power dissipation are projected for the 100, 70 and 50 mn technology generations and compared with a n-tier design without using repeaters. Repeater insertion and a novel interconnect geometry scaling technique decrease the power dissipation by 58-68% corresponding to a macrocell area reduction of 70-78% for the global clock frequency designs of these three technology generations.
引用
收藏
页码:167 / 172
页数:6
相关论文
共 12 条
[1]  
Bakoglu H., 1990, CIRCUITS INTERCONNEC
[2]  
BAKOGLU HB, 1985, IEEE T EL DEVICES, V32
[3]   A physical alpha-power law MOSFET model [J].
Bowman, KA ;
Austin, BL ;
Eble, JC ;
Tang, XH ;
Meindl, JD .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (10) :1410-1414
[4]   A stochastic wire-length distribution for gigascale integration (GSI) - Part I: Derivation and validation [J].
Davis, JA ;
De, VK ;
Meindl, JD .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (03) :580-589
[5]  
DAVIS JA, 1999, THESIS GEORGIA I TEC
[6]  
EBLE JC, 1998, THESIS GEORGIA I TEC
[7]   CLOSED-FORM EXPRESSIONS FOR INTERCONNECTION DELAY, COUPLING, AND CROSSTALK IN VLSIS [J].
SAKURAI, T .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (01) :118-124
[8]   DELAY ANALYSIS OF SERIES-CONNECTED MOSFET CIRCUITS [J].
SAKURAI, T ;
NEWTON, AR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (02) :122-131
[9]  
Semiconductor Industry Association, 1999, INT TECHN ROADM SEM
[10]   CMOS scaling into the nanometer regime [J].
Taur, Y ;
Buchanan, DA ;
Chen, W ;
Frank, DJ ;
Ismail, KE ;
Lo, SH ;
SaiHalasz, GA ;
Viswanathan, RG ;
Wann, HJC ;
Wind, SJ ;
Wong, HS .
PROCEEDINGS OF THE IEEE, 1997, 85 (04) :486-504