Propagation delay and short-circuit power dissipation modeling of the CMOS inverter

被引:52
作者
Bisdounis, L [1 ]
Nikolaidis, S
Koufopavlou, O
机构
[1] Univ Patras, Dept Elect & Comp Engn, VLSI Design Lab, GR-26500 Patras, Greece
[2] Aristotle Univ Thessaloniki, Dept Phys, Elect & Comp Div, GR-54006 Thessaloniki, Greece
关键词
D O I
10.1109/81.662699
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper introduces a new, accurate analytical model for the evaluation of the delay and the short-circuit power dissipation of the CMOS inverter. Following a detailed analysis of the inverter operation, accurate expressions for the output response to an input ramp are derived, Based on this analysis improved analytical formulae for the calculation of the propagation delay and short-circuit power dissipation, are produced, Analytical expressions for all inverter operation regions and input waveform slopes are derived, which take into account the influences of the short-circuit current during switching, and the gate-to-drain coupling capacitance, The effective output transition time of the inverter is determined in order to map the real output voltage waveform to a ramp waveform for the model to be applicable in an inverter chain, The final results are in very good agreement with SPICE simulations.
引用
收藏
页码:259 / 270
页数:12
相关论文
共 34 条
[1]   INPUT WAVE-FORM SLOPE EFFECTS IN CMOS DELAYS [J].
AUVERGNE, D ;
AZEMARD, N ;
DESCHACHT, D ;
ROBERT, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (06) :1588-1590
[2]  
Bisdounis L, 1996, ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, P469, DOI 10.1109/ISCAS.1996.542003
[3]   MACROMODELING CMOS CIRCUITS FOR TIMING SIMULATION [J].
BROCCO, LM ;
MCCORMICK, SP ;
ALLEN, J .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1988, 7 (12) :1237-1249
[4]  
BURNS JR, 1964, RCA REV, V25, P627
[5]   LOW-POWER CMOS DIGITAL DESIGN [J].
CHANDRAKASAN, AP ;
SHENG, S ;
BRODERSEN, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) :473-484
[6]  
CHEN HY, 1989, P ICCAD, P72
[7]   A UNIFIED DESIGN METHODOLOGY FOR CMOS TAPERED BUFFERS [J].
CHERKAUER, BS ;
FRIEDMAN, EG .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1995, 3 (01) :99-111
[8]  
DAVIS HT, 1962, INTRO NONLINEAR DIFF, P57
[9]   GENERIC LINEAR RC DELAY MODELING FOR DIGITAL CMOS CIRCUITS [J].
DENG, AC ;
SHIAU, YC .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1990, 9 (04) :367-376
[10]   EXPLICIT FORMULATION OF DELAYS IN CMOS DATA PATHS [J].
DESCHACHT, D ;
ROBERT, M ;
AUVERGNE, D .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (05) :1257-1264