A multilevel approach toward quadrupling the density of flash memory

被引:4
作者
Kencke, DL [1 ]
Richart, R
Garg, S
Banerjee, SK
机构
[1] Univ Texas, Microelect Res Ctr, Austin, TX 78712 USA
[2] Adv Micro Devices Inc, Austin, TX 78741 USA
关键词
D O I
10.1109/55.661173
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A multilevel scheme is presented that explores the possibility of quadrupling flash EEPROM storage density, Sixteen levels (4 bits/cell) of charge are stored in existing NOR stacked gate devices, A distinction is made between logical threshold voltages (as seen by the sense amplifier) and transistor threshold voltages (as defined by the gate characteristics), and precise programming gives distinct logical threshold voltage distributions, whereas transistor threshold voltage distributions are contained in a small 2.5 V range and kept low so that logical distributions survive a ten-year equivalent data retention bake.
引用
收藏
页码:86 / 88
页数:3
相关论文
共 11 条
[1]  
Bauer M., 1995, IEEE INT SOL STAT CI, P132
[2]   A 4-STATE EEPROM USING FLOATING-GATE MEMORY CELLS [J].
BLEIKER, C ;
MELCHIOR, H .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (03) :460-463
[3]  
Chi MH, 1995, INTERNATIONAL ELECTRON DEVICES MEETING, 1995 - IEDM TECHNICAL DIGEST, P271, DOI 10.1109/IEDM.1995.499194
[4]   Multilevel Flash cells and their trade-offs [J].
Eitan, B ;
Kazerounian, R ;
Roy, A ;
Crisenza, G ;
Cappelletti, P ;
Modelli, A .
IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, :169-172
[5]  
HEMINK GJ, 1995, S VLSI TECHN JUN, P129
[6]   A 117-mm(2) 3.3-V only 128-Mb multilevel NAND flash memory for mass storage applications [J].
Jung, TS ;
Choi, YJ ;
Suh, KD ;
Suh, BH ;
Kim, JK ;
Lim, YH ;
Koh, YN ;
Park, JW ;
Lee, KJ ;
Park, JH ;
Park, KT ;
Kim, JR ;
Yi, JH ;
Lim, HK .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (11) :1575-1583
[7]   A sixteen level scheme enabling 64Mbit flash memory using 1.6Mbit technology [J].
Kencke, DL ;
Richart, R ;
Garg, S ;
Banerjee, SK .
IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, :937-939
[8]   A 98 mm(2) die size 3.3-V 64-Mb flash memory with FN-NOR type four-level cell [J].
Ohkawa, M ;
Sugawara, H ;
Sudo, N ;
Tsukiji, M ;
Nakagawa, K ;
Kawata, M ;
Oyama, K ;
Takeshima, T ;
Ohya, S .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (11) :1584-1589
[9]  
Shiner R E., 1980, 18 INT REL PHYS S, P238
[10]  
VANHOUDT J, 1995, 14 NONV SEM MEM WORK