A CMOS TRANSISTOR-ONLY 8-B 4.5-MS/S PIPELINED ANALOG-TO-DIGITAL CONVERTER USING FULLY-DIFFERENTIAL CURRENT-MODE CIRCUIT TECHNIQUES

被引:18
作者
WU, CY
CHEN, CC
CHO, JJ
机构
[1] NATL CHIAO TUNG UNIV,INST ELECTR,HSINCHU 300,TAIWAN
[2] UNITED MICROELECTR CORP,DIV COMMUN,HSINCHU 300,TAIWAN
关键词
D O I
10.1109/4.384165
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Fully-differential current-mode circuit techniques are developed for the design of a pipelined current-mode analog-to-digital converter (IADC) in the standard CMOS digital processes. In the proposed IADC, the 1-b-per-stage architecture based on the reference nonrestoring algorithm is adopted. Thus large component ratios can be avoided and the linearity errors caused by device mismatches can be minimized. As one of the key subcircuits in the IADC, an offset-canceled high speed differential current comparator (CCMP) is proposed and analyzed. In the CCMP, the subtractions of offsets are performed in the current domain without floating capacitors. Moreover, the other key subcircuit, the current sample-and-hold amplifier (CSHA), is also developed to realize the pipeline architecture. An experimental chip for the proposed IADC has been fabricated in 0.8-mu m n-well CMOS technology. Using a single 5-V power supply, the fabricated IADC can be operated at 4,5-Ms/s conversion rate with a signal-to-noise-and-distortion-ratio (SNDR) of 51 dB (effective 8.2-b) for the input signal at 453 kHz. For 8-b resolution, the fabricated IADC can be operated at 4,5-Ms/s conversion rate with both differential nonlinearity (DNL) and integral nonlinearity (INL) below +/-0.6 LSB. The power consumption and the active chip area are 16 mW/b and 0.73 mm(2)/b, respectively.
引用
收藏
页码:522 / 532
页数:11
相关论文
共 29 条
[1]  
CHEN CC, 1993, 5TH P INT S IC TECHN, P53
[2]   A TRANSISTOR-ONLY CURRENT-MODE SIGMA-DELTA MODULATOR [J].
DAUBERT, SJ ;
VALLANCOURT, D .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (05) :821-830
[3]  
DEGRAUWE M, 1992, IEEE J SOLID STATE C, V20, P805
[4]   ON CHARGE INJECTION IN ANALOG MOS SWITCHES AND DUMMY SWITCH COMPENSATION TECHNIQUES [J].
EICHENBERGER, C ;
GUGGENBUHL, W .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1990, 37 (02) :256-264
[5]  
FEIZ TS, 1991, IEEE J SOLID STATE C, V26, P192
[6]   SWITCHED-CURRENT SIGNAL-PROCESSING FOR VIDEO FREQUENCIES AND BEYOND [J].
HUGHES, JB ;
MOULDING, KW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (03) :314-322
[7]   AN 8-BIT 50-MHZ CMOS SUBRANGING A/D CONVERTER WITH PIPELINED WIDE-BAND S/H [J].
ISHIKAWA, M ;
TSUKAHARA, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (06) :1485-1491
[8]   AN 8-BIT HIGH-SPEED CMOS A/D CONVERTER [J].
KUMAMOTO, T ;
NAKAYA, M ;
HONDA, H ;
ASAI, S ;
AKASAKA, Y ;
HORIBA, Y .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (06) :976-982
[9]   A HIGH-PERFORMANCE CMOS 70-MHZ PALETTE DAC [J].
LETHAM, L ;
AHUJA, BK ;
QUADER, KN ;
MAYER, RJ ;
LARSEN, RE ;
CANEPA, GR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (06) :1041-1047
[10]   A 10-B 20-MSAMPLE/S ANALOG-TO-DIGITAL CONVERTER [J].
LEWIS, SH ;
FETTERMAN, HS ;
GROSS, GF ;
RAMACHANDRAN, R ;
VISWANATHAN, TR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (03) :351-358