SIZE EFFECTS IN E-BEAM FABRICATED MOS DEVICES

被引:4
作者
ELLIOTT, MT
SPLINTER, MR
JONES, AB
REEKSTIN, JP
机构
[1] Electronics Research Center, Rockwell International Corporation, Anaheim
关键词
D O I
10.1109/JSSC.1979.1051190
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The physical limitations imposed by geometric effects have been investigated in silicon MOS structures, n-channel silicon gate MOS devices were fabricated using electron-beam lithography and dry-processing techniques. The devices fabricated include discrete transistors, inverters, and ring oscillators. Channel length and width dimensions were independently varied from 10.0 to 0.25 µm. Static short-channel effects were observed and characterized on the discrete transistors and inverters. Dynamic characterization demonstrated stage delays of 65 × 10–12 s with a delay-power dissipation figure of merit of 80 × 10-15 J. The design, fabrication, and electrical characterization of the devices is described in this paper. The experimental results are shown to be in qualitative agreement with theoretical predictions. The stage delays are shown to be limited by capacitive charging effects (R C delay) and significant performance improvements can be realized with submicrometer geometries. Finally, extrapolations of the data are made in an attempt to determine the ultimate performance limitations expected from the bulk NMOS technology. Copyright © 1979 by The Institute of Electrical and Electronics Engineers, Inc.
引用
收藏
页码:391 / 397
页数:7
相关论文
共 12 条
[1]   DESIGN OF ION-IMPLANTED MOSFETS WITH VERY SMALL PHYSICAL DIMENSIONS [J].
DENNARD, RH ;
GAENSSLEN, FH ;
YU, HN ;
RIDEOUT, VL ;
BASSOUS, E ;
LEBLANC, AR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1974, SC 9 (05) :256-268
[2]   HOT ELECTRON EFFECTS AND SATURATION VELOCITIES IN SILICON INVERSION LAYERS [J].
FANG, FF ;
FOWLER, AB .
JOURNAL OF APPLIED PHYSICS, 1970, 41 (04) :1825-+
[3]   HIGH-PERFORMANCE MOS INTEGRATED-CIRCUIT USING ION-IMPLANTATION TECHNIQUE [J].
FANG, FF ;
RUPPRECHT, HS .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1975, 10 (04) :205-211
[4]   SILICON INSULATED-GATE FIELD-EFFECT TRANSISTOR [J].
HOFSTEIN, SR ;
HEIMAN, FP .
PROCEEDINGS OF THE IEEE, 1963, 51 (09) :1190-&
[5]  
JOHNSON EO, 1965, RCA REV, V26, P163
[6]  
KLAASSEN FM, 1978, SOLID STATE ELECTRON, V21, P563
[7]  
LIN HC, 1975, IEEE J SOLID-ST CIRC, VSC10, P106
[8]  
SMITH DP, 1971, 48254 STANF EL LAB R
[9]  
SWANSON RM, 1975, FEB IEEE INT SOL STA, P110
[10]   SIMPLE THEORY FOR THRESHOLD VOLTAGE MODULATION IN SHORT-CHANNEL MOS-TRANSISTORS [J].
VARSHNEY, RC .
ELECTRONICS LETTERS, 1973, 9 (25) :600-602