1 MU-M MOSFET VLSI TECHNOLOGY .5. SINGLE-LEVEL POLYSILICON TECHNOLOGY USING ELECTRON-BEAM LITHOGRAPHY

被引:15
作者
HUNTER, WR
EPHRATH, L
GROBMAN, WD
OSBURN, CM
CROWDER, BL
CRAMER, A
LUHN, HE
机构
[1] IBM Thomas J. Watson Research Center, Yorktown Heights
关键词
D O I
10.1109/JSSC.1979.1051174
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An n-channel single-level polysilicon, 25 nm gate-oxide technology, using electron-beam lithography with a minimum feature size of 1 µm has been implemented for MOSFET logic applications. The six-mask process employs semirecessed oxide isolation and makes extensive use of ion implantation, resist liftoff techniques, and reactive ion etching. A description of the process is given, with particular emphasis on topographical considerations. Implementation of a field etch-back after source/drain implant to eliminate a low thick-oxide parasitic-device threshold is also discussed. Copyright © 1979 by The Institute of Electrical and Electronics Engineers, Inc.
引用
收藏
页码:275 / 281
页数:7
相关论文
共 12 条