Ultimate Scaling of High-κ Gate Dielectrics: Higher-κ or Interfacial Layer Scavenging?

被引:142
作者
Ando, Takashi [1 ]
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
关键词
high-kappa; metal gate; scavenging; higher-kappa; EOT; MOSFET; ELECTRON-MOBILITY; REMOTE PHONON; MOSFETS; CMOS; CHALLENGES; SILICON; ORIGIN; STACK;
D O I
10.3390/ma5030478
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
Current status and challenges of aggressive equivalent-oxide-thickness (EOT) scaling of high-kappa gate dielectrics via higher-kappa (>20) materials and interfacial layer (IL) scavenging techniques are reviewed. La-based higher-kappa materials show aggressive EOT scaling (0.5-0.8 nm), but with effective workfunction (EWF) values suitable only for n-type field-effect-transistor (FET). Further exploration for p-type FET-compatible higher-kappa materials is needed. Meanwhile, IL scavenging is a promising approach to extend Hf-based high-kappa dielectrics to future nodes. Remote IL scavenging techniques enable EOT scaling below 0.5 nm. Mobility-EOT trends in the literature suggest that short-channel performance improvement is attainable with aggressive EOT scaling via IL scavenging or La-silicate formation. However, extreme IL scaling (e.g., zero-IL) is accompanied by loss of EWF control and with severe penalty in reliability. Therefore, highly precise IL thickness control in an ultra-thin IL regime (<0.5 nm) will be the key technology to satisfy both performance and reliability requirements for future CMOS devices.
引用
收藏
页码:478 / 500
页数:23
相关论文
共 75 条
[1]   Modified oxygen vacancy induced Fermi level pinning model extendable to p-metal pinning [J].
Akasaka, Yasushi ;
Nakamura, Genji ;
Shiraish, Kenji ;
Umezawa, Naoto ;
Yamabe, Kikuo ;
Ogawa, Osamu ;
Lee, Myoungbum ;
Amiaka, Toshio ;
Kasuya, Tooru ;
Watanabe, Heiji ;
Chikyow, Toyohiro ;
Ootsuka, Fumio ;
Nara, Yasuo ;
Nakamura, Kunio .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 2006, 45 (46-50) :L1289-L1292
[2]   VFB roll-off in HfO2 gate stack after high temperature annealing process -: A crucial role of out-diffused oxygen from HfO2 to Si [J].
Akiyama, K. ;
Wang, W. ;
Mizubayashi, W. ;
Ikeda, M. ;
Ota, H. ;
Nabatame, T. ;
Toriumi, A. .
2007 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2007, :72-+
[3]  
Ando T., 2009, IEDM, P423
[4]  
Ando T., 2011, 2011 IEEE SEM INT SP
[5]   On the Electron and Hole Tunneling in a HfO2 Gate Stack With Extreme Interfacial-Layer Scaling [J].
Ando, Takashi ;
Sathaye, Ninad D. ;
Murali, Kota V. R. M. ;
Cartier, Eduard A. .
IEEE ELECTRON DEVICE LETTERS, 2011, 32 (07) :865-867
[6]   Physical origins of mobility degradation in extremely scaled SiO2/HfO2 gate stacks with La and Al induced dipoles [J].
Ando, Takashi ;
Copel, Matt ;
Bruley, John ;
Frank, Martin M. ;
Watanabe, Heiji ;
Narayanan, Vijay .
APPLIED PHYSICS LETTERS, 2010, 96 (13)
[7]   Low Threshold Voltage and High Mobility N-Channel Metal-Oxide-Semiconductor Field-Effect Transistor Using Hf-Si/HfO2 Gate Stack Fabricated by Gate-Last Process [J].
Ando, Takashi ;
Hirano, Tomoyuki ;
Tai, Kaori ;
Yamaguchi, Shinpei ;
Yoshida, Shinichi ;
Iwamoto, Hayato ;
Kadomura, Shingo ;
Watanabe, Heiji .
JAPANESE JOURNAL OF APPLIED PHYSICS, 2010, 49 (01)
[8]   Mechanism of Carrier Mobility Degradation Induced by Crystallization of HfO2 Gate Dielectrics [J].
Ando, Takashi ;
Shimura, Takayoshi ;
Watanabe, Heiji ;
Hirano, Tomoyuki ;
Yoshida, Shinichi ;
Tai, Kaori ;
Yamaguchi, Shinpei ;
Iwamoto, Hayato ;
Kadomura, Shingo ;
Toyoda, Satoshi ;
Kumigashira, Hiroshi ;
Oshima, Masaharu .
APPLIED PHYSICS EXPRESS, 2009, 2 (07)
[9]  
[Anonymous], APPL PHYS LETT
[10]   Maximized Benefit of La-Al-O Higher-k Gate Dielectrics by Optimizing the La/Al Atomic Ratio [J].
Arimura, Hiroaki ;
Brown, Stephen L. ;
Callegari, Alessandro ;
Kellock, Andrew ;
Bruley, John ;
Copel, Matt ;
Watanabe, Heiji ;
Narayanan, Vijay ;
Ando, Takashi .
IEEE ELECTRON DEVICE LETTERS, 2011, 32 (03) :288-290