All-digital PLL and transmitter for mobile phones

被引:432
作者
Staszewski, RB [1 ]
Wallberg, JL [1 ]
Rezeq, S [1 ]
Hung, CM [1 ]
Eliezer, OE [1 ]
Vemulapalli, SK [1 ]
Fernando, C [1 ]
Maggio, K [1 ]
Staszewski, R [1 ]
Barton, N [1 ]
Lee, MC [1 ]
Cruise, P [1 ]
Entezari, M [1 ]
Muhammad, K [1 ]
Leipold, D [1 ]
机构
[1] Texas Instruments Inc, Wireless Analog Technol Ctr, Dallas, TX 75243 USA
关键词
all-digital; cellular; deep-submicron CMOS; digital control; digitally controlled oscillator (DCO); frequency synthesizer; GSM; mobile phones; MOS varactor; sigma-delta modulator; voltage-controlled oscillators (VCOs);
D O I
10.1109/JSSC.2005.857417
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present the first all-digital PLL and polar transmitter for mobile phones. They are part of a single-chip GSM/EDGE transceiver SoC fabricated in a 90 nm digital CMOS process. The circuits are architectured from the ground up to be compatible with digital deep-submicron CMOS processes and be readily integrateable with a digital baseband and application processor. To achieve this, we exploit the new paradigm of a deep-submicron CMOS process environment by leveraging on the fast switching times of MOS transistors, the fine lithography and the precise device matching, while avoiding problems related to the limited voltage headroom. The transmitter architecture is fully digital and utilizes the wideband direct frequency modulation capability of the all-digital PLL. The amplitude modulation is realized digitally by regulating the number of active NMOS transistor switches in accordance with the instantaneous amplitude. The conventional RF frequency synthesizer architecture, based on a voltage-controlled oscillator and phase/frequency detector and charge-pump combination, has been replaced with a digitally controlled oscillator and a time-to-digital converter. The transmitter performs GMSK modulation with less than 0.5 degrees rms phase error, -165 dBc/Hz phase noise at 20 MHz offset, and 10 mu s settling time. The 8-PSK EDGE spectral mask is met with 1.2% EVM. The transmitter occupies 1.5 mm(2) and consumes 42 mA at 1.2 V supply while producing 6 dBm RF output power.
引用
收藏
页码:2469 / 2482
页数:14
相关论文
共 21 条
[1]   RF CMOS comes of age [J].
Abidi, AA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (04) :549-561
[2]  
Best R. E., 1993, PHASE LOCKED LOOPS D
[3]   A polar modulator transmitter for GSM/EDGE [J].
Elliott, MR ;
Montalvo, T ;
Jeffries, BR ;
Murden, F ;
Strange, J ;
Hill, A ;
Nandipaku, S ;
Harrebek, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (12) :2190-2199
[4]   A filtering technique to lower LC oscillator phase noise [J].
Hegazi, E ;
Sjöland, H ;
Abidi, AA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (12) :1921-1930
[5]   Z-DOMAIN MODEL FOR DISCRETE-TIME PLLS [J].
HEIN, JP ;
SCOTT, JW .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1988, 35 (11) :1393-1400
[6]   A NEW PLL FREQUENCY-SYNTHESIZER WITH HIGH SWITCHING SPEED [J].
KAJIWARA, A ;
NAKAGAWA, M .
IEEE TRANSACTIONS ON VEHICULAR TECHNOLOGY, 1992, 41 (04) :407-413
[7]   Cellular handset integration - SIP vs. SOC [J].
Krenik, W ;
Buss, D ;
Rickert, P .
PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2004, :63-70
[8]   A discrete-time Bluetooth receiver in a 0.13μm digital CMOS process [J].
Muhammad, K ;
Leipold, D ;
Staszewski, B ;
Ho, YC ;
Hung, CM ;
Maggio, K ;
Fernando, C ;
Jung, T ;
Wallberg, J ;
Koh, JS ;
John, S ;
Deng, I ;
Moreira, O ;
Staszewski, R ;
Katz, R ;
Friedman, O .
2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 :268-269
[9]  
Norsworthy SR, 1996, ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 1, P5, DOI 10.1109/ISCAS.1996.539794
[10]   Quad-band GSM/GPRS/EDGE polar loop transmitter [J].
Sowlati, T ;
Rozenblit, D ;
Pullela, R ;
Damgaard, M ;
McCarthy, E ;
Koh, D ;
Ripley, D ;
Balteanu, F ;
Gheorghe, I .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (12) :2179-2189