A simulation approach to optimize the electrical parameters of a vertical tunnel FET

被引:108
作者
Bhuwalka, KK [1 ]
Schulze, J [1 ]
Eisele, I [1 ]
机构
[1] Univ German Federal Armed Forces, Inst Phys, D-85577 Munich, Germany
关键词
band-to-band tunneling; gated p-i-n diode; heterostructure; Kane's model; SiGe; subthreshold swing; surface tunneling FET; threshold-voltage; vertical tunnel field-effect transistor; Zener tunneling;
D O I
10.1109/TED.2005.850618
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Using two-dimensional device simulations, the electrical parameters of gated tunnel field-effect transistor (FET) are optimized with a SiGe delta doped layer in the source region. In order to prove the validity of the simulation models we compare simulation results with the experimentally realized tunnel FET on silicon and show that it gives a good match. It is shown that the incorporation of pseudomorphic strained-Si1-xGex layers leads to a significant performance increase. Furthermore, it becomes evident that the improvements are not a direct consequence of bandgap lowering but rather an indirect consequence of tunnel barrier width lowering. This leads to an asymmetry in the n- and the p-channel performance.
引用
收藏
页码:1541 / 1547
页数:7
相关论文
共 28 条
[1]   Lateral interband tunneling transistor in silicon-on-insulator [J].
Aydin, C ;
Zaslavsky, A ;
Luryi, S ;
Cristoloveanu, S ;
Mariolle, D ;
Fraboulet, D ;
Deleonibus, S .
APPLIED PHYSICS LETTERS, 2004, 84 (10) :1780-1782
[2]   A NEW 3-TERMINAL TUNNEL DEVICE [J].
BANERJEE, S ;
RICHARDSON, W ;
COLEMAN, J ;
CHATTERJEE, A .
IEEE ELECTRON DEVICE LETTERS, 1987, 8 (08) :347-349
[3]   Vertical tunnel field-effect transistor with bandgap modulation and workfunction engineering [J].
Bhuwalka, KK ;
Schulze, J ;
Eisele, I .
ESSDERC 2004: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2004, :241-244
[4]   Scaling the vertical tunnel FET with tunnel bandgap modulation and gate workfunction engineering [J].
Bhuwalka, KK ;
Schulze, J ;
Eisele, I .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (05) :909-917
[5]   Performance enhancement of vertical tunnel field-effect transistor with SiGe in the δp+ layer [J].
Bhuwalka, KK ;
Schulze, J ;
Eisele, T .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2004, 43 (7A) :4073-4078
[6]   Vertical tunnel field-effect transistor [J].
Bhuwalka, KK ;
Sedlmaier, S ;
Ludsteck, AK ;
Tolksdorf, A ;
Schulze, J ;
Eisele, I .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (02) :279-282
[7]  
BHUWALKA KK, 2004, P 62 DEV RES C NOTR, P215
[8]   An analytic three-terminal band-to-band tunneling model on GIDL in MOSFET [J].
Chen, JH ;
Wong, SC ;
Wang, YH .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (07) :1400-1405
[9]  
GUI JC, 1998, IEEE T ELECTRON DEV, V45, P1518
[10]   Performance improvement in vertical surface tunneling transistors by a boron surface phase [J].
Hansch, W ;
Borthen, P ;
Schulze, J ;
Fink, C ;
Sulima, T ;
Eisele, I .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2001, 40 (5A) :3131-3136