The effect of gate-bias stress and temperature on the performance of ZnO thin-film transistors

被引:30
作者
Cross, Richard B. M. [1 ]
De Souza, Maria Merlyne [2 ]
机构
[1] De Montfort Univ, Technol Res Ctr, Leicester LE1 9BH, Leics, England
[2] Univ Sheffield, Dept Elect & Elect Engn, Sheffield S1 3JD, S Yorkshire, England
关键词
gate-bias stress; sputtering; stability; thin-film transistors (TFTs); zinc oxide;
D O I
10.1109/TDMR.2008.916307
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The stability of ZnO thin-film transistors is investigated by using gate-bias stress. It is found that the application of positive and negative stress results in the device transfer characteristics shifting in positive and negative directions, respectively. It is postulated that this device instability is a consequence of charge trapping at or near the channel/insulator interface. In addition, there is a degradation of subthreshold behavior and channel mobility, which is suggested to result from the defect-state creation within the ZnO layer. The effect of elevated temperature stress shows a predominance of interface-state creation in comparison to trapping under gate-bias stress. Device instability appears to be a consequence of the charging and discharging of preexisting trap states at the interface and in the channel region of the devices. All stressed devices recover their original characteristics after a short period at room temperature without the need for any thermal or bias annealing.
引用
收藏
页码:277 / 282
页数:6
相关论文
共 9 条
[1]   Crystalline Si thin-film solar cells: a review [J].
Bergmann, RB .
APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 1999, 69 (02) :187-194
[2]   Transparent ZnO thin-film transistor fabricated by rf magnetron sputtering [J].
Carcia, PF ;
McLean, RS ;
Reilly, MH ;
Nunes, G .
APPLIED PHYSICS LETTERS, 2003, 82 (07) :1117-1119
[3]   Transparent thin-film transistors with zinc indium oxide channel layer [J].
Dehuff, NL ;
Kettenring, ES ;
Hong, D ;
Chiang, HQ ;
Wager, JF ;
Hoffman, RL ;
Park, CH ;
Keszler, DA .
JOURNAL OF APPLIED PHYSICS, 2005, 97 (06)
[4]   EFFECTS OF TEMPERATURE AND ELECTRICAL STRESS ON THE PERFORMANCE OF THIN-FILM TRANSISTORS FABRICATED FROM UNDOPED LOW-PRESSURE CHEMICAL VAPOR-DEPOSITED POLYCRYSTALLINE SILICON [J].
DIMITRIADIS, CA ;
COXON, PA .
APPLIED PHYSICS LETTERS, 1989, 54 (07) :620-622
[5]   Analysis of bias stress on thin-film transistors obtained by Hot-Wire Chemical Vapour Deposition [J].
Dosev, DK ;
Puigdollers, J ;
Orpella, A ;
Voz, C ;
Fonrodona, M ;
Soler, D ;
Marsal, LF ;
Pallarès, J ;
Bertomeu, J ;
Andreu, J ;
Alcubilla, R .
THIN SOLID FILMS, 2001, 383 (1-2) :307-309
[6]   Fully transparent ZnO thin-film transistor produced at room temperature [J].
Fortunato, EMC ;
Barquinha, PMC ;
Pimentel, ACMBG ;
Gonçalves, AMF ;
Marques, AJS ;
Pereira, LMN ;
Martins, RFP .
ADVANCED MATERIALS, 2005, 17 (05) :590-+
[7]   ZnO-based transparent thin-film transistors [J].
Hoffman, RL ;
Norris, BJ ;
Wager, JF .
APPLIED PHYSICS LETTERS, 2003, 82 (05) :733-735
[8]   DEFECT POOL IN AMORPHOUS-SILICON THIN-FILM TRANSISTORS [J].
POWELL, MJ ;
VANBERKEL, C ;
FRANKLIN, AR ;
DEANE, SC ;
MILNE, WI .
PHYSICAL REVIEW B, 1992, 45 (08) :4160-4170
[9]   Relative importance of the Si-Si bond and Si-H bond for the stability of amorphous silicon thin film transistors [J].
Wehrspohn, RB ;
Deane, SC ;
French, ID ;
Gale, I ;
Hewett, J ;
Powell, MJ ;
Robertson, J .
JOURNAL OF APPLIED PHYSICS, 2000, 87 (01) :144-154