Interconnect opportunities for gigascale integration

被引:128
作者
Meindl, JD
Davis, JA
Zarkesh-Ha, P
Patel, CS
Martin, KP
Kohl, PA
机构
[1] Georgia Inst Technol, Microelect Res Ctr, Atlanta, GA 30332 USA
[2] LSI Log Corp, Milpitas, CA 95035 USA
[3] IBM Corp, Div Res, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
关键词
D O I
10.1147/rd.462.0245
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Throughout the past four decades, semiconductor technology has advanced at exponential rates in both productivity and performance. In recent years, multilevel interconnect networks have become the primary limit on the productivity, performance, energy dissipation, and signal integrity of gigascale integration. Consequently, a broad spectrum of novel solutions to the multifaceted interconnect problem must be explored. Here we review recent salient results of this exploration. Based upon prediction of the complete stochastic signal interconnect length distribution of a megacell, optimal reverse scaling of each pair of wiring levels provides a prime opportunity to minimize cell area, clock period, power dissipation, or number of wiring levels. Using a heterogeneous version of Rent's rule, a design methodology for the global signal, clock, and power/ground distribution networks for a system-on-a-chip has been derived. Wiring area, bandwidth, and signal integrity are the prime constraints on the design of the networks. Three-dimensional integration offers the opportunity to reduce the length of the longest global interconnects in a distribution by as much as 75%. Wafer-level batch fabrication of chip input/output interconnects and chip scale packages provides new benefits such as I/O bandwidth enhancement, simultaneous switching-noise reduction, and lower cost of packaging and testing. Microphotonic interconnects have long-term potential to reduce latency, power dissipation, and crosstalk while increasing bandwidth.
引用
收藏
页码:245 / 263
页数:19
相关论文
共 43 条
[31]  
RAHMAN A, 1999, P IITC, P233
[32]   Compliant wafer level package (CWLP) with embedded air-gaps for Sea of Leads (SoL) interconnections [J].
Reed, HA ;
Bakir, MS ;
Patel, CS ;
Martin, KP ;
Meindl, JD ;
Kohl, PA .
PROCEEDINGS OF THE IEEE 2001 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2001, :151-153
[33]   PERFORMANCE TRENDS IN HIGH-END PROCESSORS [J].
SAIHALASZ, GA .
PROCEEDINGS OF THE IEEE, 1995, 83 (01) :20-36
[34]   CLOSED-FORM EXPRESSIONS FOR INTERCONNECTION DELAY, COUPLING, AND CROSSTALK IN VLSIS [J].
SAKURAI, T .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (01) :118-124
[35]  
Semiconductor Industry Association, 1999, INT TECHN ROADM SEM
[36]   Optical clock distribution in electronic systems [J].
Tewksbury, SK ;
Hornak, LA .
JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1997, 16 (2-3) :225-246
[37]   The future of interconnection technology [J].
Theis, TN .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2000, 44 (03) :379-390
[38]   SLT DEVICE METALLURGY AND ITS MONOLITHIC EXTENSION [J].
TOTTA, PA ;
SOPHER, RP .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1969, 13 (03) :226-&
[39]   Minimum power and area n-tier multilevel interconnect architectures using optimal repeater insertion [J].
Venkatesan, R ;
Davis, JA ;
Bowman, KA ;
Meindl, JD .
ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, :167-172
[40]   Prediction of net-length distribution for global interconnects in a heterogeneous system-on-a-chip [J].
Zarkesh-Ha, P ;
Davis, JA ;
Meindl, JD .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (06) :649-659