High-performance P-channel Schottky-barrier SOI FinFET featuring self-aligned PtSi source/drain and electrical junctions

被引:23
作者
Lin, HC [1 ]
Wang, MF
Hou, FJ
Lin, HN
Lu, CY
Liu, JT
Huang, TY
机构
[1] Natl Nano Device Labs, Hsinchu 300, Taiwan
[2] Natl Chiao Tung Univ, Inst Elect, Hsinchu 30050, Taiwan
关键词
ambipolar; Schottky barrier; silicon-on-insulator (SOI);
D O I
10.1109/LED.2002.807717
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A simplified and improved Schottky-barrier metal-oxide-semiconductor device featuring a self-aligned offset channel length, PtSi Schottky junction, and reduced oxide thickness underneath the sub-gate was proposed and demonstrated. To alleviate the drawbacks related to the nonself-aligned offset channel length in the original version, a self-aligned offset channel length is achieved in, the new device by forming the silicide source/drain junction self-aligning to the sidewall spacers abutting the gate. This results in not only one mask count saving but also better device performance, as facilitated by, the reduced offset channel length of the self-aligned sidewall spacers. Moreover, the adoption of PtSi for the Schottky junction further improves the on-state current of p-channel operation, while a thinner oxide employed underneath the sub-gate effectively reduces the sub-gate bias needed to form the electrical junction to below 5 V. Significant improvement in on-current as well as leakage current reduction is achieved in the new improved device.
引用
收藏
页码:102 / 104
页数:3
相关论文
共 7 条
[1]   A folded-channel MOSFET for deep-sub-tenth micron era [J].
Hisamoto, D ;
Lee, WC ;
Kedzierski, J ;
Anderson, E ;
Takeuchi, H ;
Asano, K ;
King, TJ ;
Bokor, J ;
Hu, CM .
INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, :1032-1034
[2]   Complementary silicide source/drain thin-body MOSFETs for the 20nm gate length regime [J].
Kedzierski, J ;
Xuan, PQ ;
Anderson, EH ;
Bokor, J ;
King, TJ ;
Hu, CM .
INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, :57-60
[3]   SB-IGFET - AN INSULATED-GATE FIELD-EFFECT TRANSISTOR USING SCHOTTKY BARRIER CONTACTS FOR SOURCE AND DRAIN [J].
LEPSELTER, MP ;
SZE, SM .
PROCEEDINGS OF THE INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS, 1968, 56 (08) :1400-+
[4]  
Lin H. C, 2002, 60 DRC C DIG DEV RES, P45
[5]   Effects of sub-gate bias on the operation of Schottky-barrier SOI MOSFETs having nano-scale channel [J].
Lin, HC ;
Wang, MF ;
Hou, FJ ;
Liu, JT ;
Li, YM .
PROCEEDINGS OF THE 2002 2ND IEEE CONFERENCE ON NANOTECHNOLOGY, 2002, :205-208
[6]   Application of field-induced source/drain Schottky metal-oxide-semiconductor to fin-like body field-effect transistor [J].
Lin, HC ;
Wang, MF ;
Hou, FJ ;
Liu, JT ;
Huang, TY ;
Sze, SM .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS, 2002, 41 (6A) :L626-L628
[7]   SILICON FIELD-EFFECT TRANSISTOR BASED ON QUANTUM TUNNELING [J].
TUCKER, JR ;
WANG, CL ;
CARNEY, PS .
APPLIED PHYSICS LETTERS, 1994, 65 (05) :618-620